ICS85214AGI IDT, Integrated Device Technology Inc, ICS85214AGI Datasheet
![](/photos/31/27/312709/20pin_tssop_sml.jpg)
ICS85214AGI
Specifications of ICS85214AGI
Available stocks
Related parts for ICS85214AGI
ICS85214AGI Summary of contents
Page 1
G D ENERAL ESCRIPTION The ICS85214I is a low skew, high performance 1-to-5 Differential-to-HSTL The CLK0, nCLK0 pair can accept most standard differential input levels. The single ...
Page 2
ABLE IN ESCRIPTIONS ...
Page 3
T 3A ABLE ONTROL NPUT UNCTION ...
Page 4
BSOLUTE AXIMUM ATINGS Supply Voltage Inputs Outputs Continuous Current Surge Current Package Thermal Impedance, JA Storage Temperature, T STG T 4A ABLE OWER UPPLY HARACTERISTICS S y ...
Page 5
T 4D. HSTL DC C ABLE HARACTERISTICS ...
Page 6
P ARAMETER 3.3V±5% 1.8V±0. DDO HSTL GND 0V 3.3V/1. UTPUT OAD EST nQx Qx nQy Qy t sk( UTPUT KEW CLK1 nQ0:nQ4 Q0: nCLK0 CLK0 nQ0:nQ4 Q0:Q4 t ...
Page 7
IRING THE IFFERENTIAL NPUT TO Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage V_REF = V generated by the bias resistors R1, R2 and C1. This bias ...
Page 8
IFFERENTIAL LOCK NPUT NTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both V SWING V and V input requirements. Figures show PP CMR interface examples for the ...
Page 9
S E CHEMATIC XAMPLE Figure 4 shows a schematic example of the ICS85214I. In this example, the input is driven by an IDT HSTL driver. The decoupling capacitors should be physically located 1.8V R12 Ohm Zo = ...
Page 10
This section provides information on power dissipation and junction temperature for the ICS85214I. Equations and example calculations are also provided. 1. Power Dissipation. The total power dissipation for the ICS85214I is the sum of the core power plus the power ...
Page 11
Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. HSTL output driver circuit and termination are shown in Figure 5. F IGURE T o calculate worst case power dissipation into the ...
Page 12
ABLE VS IR LOW ABLE FOR JA Single-Layer PCB, JEDEC Standard Test Boards Multi-Layer PCB, JEDEC Standard Test Boards NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains ...
Page 13
ACKAGE UTLINE UFFIX FOR T ABLE Reference Document: JEDEC Publication 95, MO-153 85214AGI D IFFERENTIAL TSSOP EAD ACKAGE IMENSIONS ...
Page 14
ABLE RDERING NFORMATION ...
Page 15
...
Page 16
We’ve Got Your Timing Solution. 6024 Silver Creek Valley Road San Jose, CA 95138 © 2010 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of ...