S2068TB Applied Micro Circuits Corporation, S2068TB Datasheet - Page 8

no-image

S2068TB

Manufacturer Part Number
S2068TB
Description
Manufacturer
Applied Micro Circuits Corporation
Datasheet

Specifications of S2068TB

Number Of Receivers
2
Protocols Supported
IEEE 802.3z
Operating Supply Voltage (typ)
3.3V
Operating Temperature Classification
Commercial
Operating Supply Voltage (max)
3.47V
Mounting
Surface Mount
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S2068TB
Manufacturer:
AMCC
Quantity:
4 069
Part Number:
S2068TB
Manufacturer:
INFINEON
Quantity:
90
Part Number:
S2068TB
Manufacturer:
AMCC
Quantity:
30
Company:
Part Number:
S2068TB
Quantity:
27 975
Company:
Part Number:
S2068TB
Quantity:
27 975
Serial-to-Parallel Conversion
Once bit synchronization has been attained by the
S2068 CRU, the S2068 must synchronize to the 10
bit word boundary. Word synchronization in the
S2068 is accomplished by detecting and aligning to
the 8B/10B K28.5 codeword. The S2068 will detect
and byte-align to either polarity of the K28.5. Each
channel of the S2068 will detect and align to a K28.5
anywhere in the data stream. The presence of a
K28.5 is indicated for each channel by the assertion
of the COM_DETx (Comma Detect) signal.
Data Output
Data is output on the DOUTx[0:9] outputs. The
COM_DETx signal is used to indicate the reception
of a valid K28.5 character and is driven concurrent
with the K28.5 character on the DOUTx[0:9] outputs.
The S2068 TTL outputs are optimized to drive 65
line impedences. Internal source matching provides
good performance on unterminated lines of reason-
able length.
8
S2068
DUAL GIGABIT ETHERNET TRANSCEIVER
Parallel Output Clock Rate
Two output clock modes are supported. When
CMODE is HIGH, a complementary TTL clock at the
data rate is provided on the RBC1/0x outputs. Data
should be clocked on the rising edge of RBC1x.
When CMODE is LOW, the S2068 outputs a
complementary TTL clock at 1/2 the data rate in
compliance with the the Gigabit Ethernet Physical
Media Attachment (PMA) specification. Data should
be latched on the rising edge of RBC1x and the
rising edge of RBC0x.
If consecutive K28.5 characters are received, the
S2068 RBC1/0x clock operates without glitches or
loss of cycles.
Table 4. Output Clock Modes
H
F
l l u
a
f l
C
C
M
o l
o l
o
k c
k c
d
e
M
M
o
o
d
d
e
e
C
M
October 13, 2000 / Revision D
O
0
1
D
E
R
B
6
1
C
2
2
1
5 .
5
0 /
M
x
M
H
H
F
z
e r
z
. q

Related parts for S2068TB