MT47H64M16HR-3 Micron Technology Inc, MT47H64M16HR-3 Datasheet - Page 91

no-image

MT47H64M16HR-3

Manufacturer Part Number
MT47H64M16HR-3
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT47H64M16HR-3

Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT47H64M16HR-3
Manufacturer:
MICREL
Quantity:
3 000
Part Number:
MT47H64M16HR-3
Manufacturer:
MICRON
Quantity:
20 000
Company:
Part Number:
MT47H64M16HR-3 :H
Quantity:
1 500
Part Number:
MT47H64M16HR-3 AAT:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT47H64M16HR-3 AAT:H TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT47H64M16HR-3 AIT:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Company:
Part Number:
MT47H64M16HR-3 AIT:H
Quantity:
2 000
Part Number:
MT47H64M16HR-3 IT:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT47H64M16HR-3 IT:G TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT47H64M16HR-3 IT:H
Manufacturer:
MICRON
Quantity:
2 890
Part Number:
MT47H64M16HR-3:E
Manufacturer:
SIEMENS
Quantity:
347
Part Number:
MT47H64M16HR-3:E
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
MT47H64M16HR-3:G
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
MT47H64M16HR-3:G
Manufacturer:
MICRON
Quantity:
20 000
PDF: 09005aef821ae8bf
Rev. O 9/08 EN
10. Issue two or more REFRESH commands.
11. Issue a LOAD MODE command to the MR with LOW to A8 to initialize device operation
12. Issue a LOAD MODE command to the EMR to enable OCD default by setting bits E7, E8,
13. Issue a LOAD MODE command to the EMR to enable OCD exit by setting bits E7, E8, and
14. The DDR2 SDRAM is now initialized and ready for normal operation 200 clock cycles af-
15. DM represents DM for the x4, x8 configurations and UDM, LDM for the x16 configura-
16. A10 = PRECHARGE ALL, CODE = desired values for mode registers (bank addresses are
9. Issue PRECHARGE ALL command.
BA1 and BA0; CKE must be HIGH the entire time the DLL is resetting; remaining MR bits
must be “0.” Mode Register (MR) (page 76) for all MR requirements.
(that is, to program operating parameters without resetting the DLL). To access the MR,
set BA0 and BA1 LOW; remaining MR bits must be set to desired settings. Mode Register
(MR) (page 76) for all MR requirements.
and E9 to “1,” and then setting all other desired parameters. To access the EMR, set BA0
LOW and BA1 HIGH (see Extended Mode Register (EMR) (page 82) for all EMR require-
ments.
E9 to “0,” and then setting all other desired parameters. To access the extended mode
registers, EMR, set BA0 LOW and BA1 HIGH for all EMR requirements.
ter the DLL RESET at Tf0.
tion; DQS represents DQS, DQS#, UDQS, UDQS#, LDQS, LDQS#, RDQS, RDQS# for the
appropriate configuration (x4, x8, x16); DQ represents DQ0–DQ3 for x4, DQ–DQ7 for x8
and DQ0–DQ15 for x16.
required to be decoded).
91
Micron Technology, Inc. reserves the right to change products or specifications without notice.
1Gb: x4, x8, x16 DDR2 SDRAM
© 2004 Micron Technology, Inc. All rights reserved.
Initialization

Related parts for MT47H64M16HR-3