AT94K10AL-25BQC Atmel, AT94K10AL-25BQC Datasheet - Page 29

no-image

AT94K10AL-25BQC

Manufacturer Part Number
AT94K10AL-25BQC
Description
Manufacturer
Atmel
Datasheet

Specifications of AT94K10AL-25BQC

Device System Gates
10000
Propagation Delay Time
12.7ns
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Commercial
Operating Temperature (min)
0C
Operating Temperature (max)
70C
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT94K10AL-25BQC
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT94K10AL-25BQC
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
3.5
3.6
1138I–FPSLI–1/08
AVR Cache Mode
Resets
The AVR has the ability to cache download the FPGA memory. The AVR has direct access to
the data buses of the FPGA’s configuration SRAM and is able to download bitstreams. AVR
Cache access of configuration SRAM is not available during normal configuration downloads.
The Cache Logic port in the AVR is located in the I/O memory map. Three registers, FPGAX,
FPGAY FPGAZ, control the address written to inside the FPGA; and FPGAD in the AVR mem-
ory map controls the Data. Registers FPGAX, FPGAY and FPGAZ are write only, see
Figure
Figure 3-6.
The AVR Cache Logic access mode is write only. Transfers may be aborted at any time due to
AVR program wishes or external interrupts.
The FPGA CHECK function is not supported by the AVR Cache mode.
A typical application for this mode is for the AVR to accept serial data through a UART for exam-
ple, and port it as configuration data to the FPGA, thereby affecting a download, or allowing
reconfigurable systems where the FPGA is updated algorithmically by the AVR. For more infor-
mation, refer to the “AT94K Series Configuration” application note available on the Atmel web
site, at: http://www.atmel.com/atmel/acrobat/doc2313.pdf.
The user must have the flexibility to issue resets and reconfiguration commands to separate por-
tions of the device. There are two Reset pins on the FPSLIC device. The first, RESET, results in
a clearing of all FPGA configuration SRAM and the System Control Register, and initiates a
download if in mode 0. The AVR will stop and be reset.
A second reset pin, AVRReset, is implemented to reset the AVR portion of the FPSLIC func-
tional blocks. This is described in the
interrupted during
(Operation is not
3-6.
FPGA CORE
EMBEDDED
Cache Logic
loading)
Internal FPGA Configuration Access
Configuration Clock – Each tick is generated when the Memory-
mapped I/O location FPGAD is written to inside the AVR.
24-bit Address Write
Memory Write Data
8-bit Configuration
CACHEIOWE
Configuration Logic
“Reset Sources” on page
AT94KAL Series FPSLIC
FPGAZ [7:0]
FPGAD [7:0]
FPGAX [7:0]
FPGAY [7:0]
63.
Memory-mapped
Memory-mapped
Memory-mapped
Memory-mapped
EMBEDDED
Location
Location
Location
Location
AVR CORE
29

Related parts for AT94K10AL-25BQC