SSTUB32866BHLF IDT, Integrated Device Technology Inc, SSTUB32866BHLF Datasheet - Page 15
SSTUB32866BHLF
Manufacturer Part Number
SSTUB32866BHLF
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet
1.SSTUB32866BHLF.pdf
(28 pages)
Specifications of SSTUB32866BHLF
Logic Family
SSTU
Logical Function
Registered Buffer
Number Of Elements
1
Number Of Bits
25
Number Of Inputs
25
Number Of Outputs
25
High Level Output Current
-8mA
Low Level Output Current
8mA
Propagation Delay Time
3ns
Operating Supply Voltage (typ)
1.8V
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Clock-edge Trigger Type
Posit/Negat-Edge
Polarity
Non-Inverting
Technology
CMOS
Frequency (max)
410(Min)MHz
Mounting
Surface Mount
Pin Count
96
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
SSTUB32866BHLFT
Manufacturer:
NXP
Quantity:
3 000
Company:
Part Number:
SSTUB32866BHLFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
2. Device standard (cont'd)
1165A—3/21/07
Figure 14 — Timing diagram for the first SSTU32866 (1:2 register-A configuration) device used in
†
(not used)
D1•D14 †
PAR_IN †
Q1•Q14
minimum time of t
After
CK#
QERR#
DCS# †
CSR# †
CK
RST#
PPO
RST#
†
†
is switched
INACT
from high to low, all data and clock inputs signals must be held at valid logic levels (not floating) for a
max
pair; C0=0, C1=1; RST# switches from H to L
RST# to PPO
RST# to Q
H, L, or X
t RPHL
t RPHL
15
t inact
t RPLH
RST# to QERR#
Advance Information
H or L
ICSSSTUB32866B