ICS853111BYLF IDT, Integrated Device Technology Inc, ICS853111BYLF Datasheet - Page 10

IC FANOUT BUFF LVPECL/ECL 32TQFP

ICS853111BYLF

Manufacturer Part Number
ICS853111BYLF
Description
IC FANOUT BUFF LVPECL/ECL 32TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Fanout Buffer (Distribution), Multiplexerr
Datasheet

Specifications of ICS853111BYLF

Number Of Circuits
1
Ratio - Input:output
2:10
Differential - Input:output
Yes/Yes
Input
CML, LVDS, LVPECL, SSTL
Output
ECL, LVPECL
Frequency - Max
3GHz
Voltage - Supply
2.375 V ~ 3.8 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
32-TQFP, 32-VQFP
Frequency-max
3GHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
800-1165
853111BYLF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS853111BYLF
Manufacturer:
ICS
Quantity:
1 235
Part Number:
ICS853111BYLF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS853111BYLFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
R
I
PCLK/nPCLK I
For applications not requiring the use of a differential input, both
the PCLK and nPCLK pins can be left floating. Though not
required, but for additional protection, a 1kΩ resistor can be tied
from PCLK to ground.
T
The clock layout topology shown below is a typical termina-
tion for LVPECL outputs. The two different layouts mentioned
are recommended only as guidelines.
FOUT and nFOUT are low impedance follower outputs that
generate ECL/LVPECL compatible outputs. Therefore, ter-
minating resistors (DC current path to ground) or current
sources must be used for functionality. These outputs are
designed to drive 50Ω transmission lines. Matched imped-
IDT
NPUTS
ERMINATION FOR
ECOMMENDATIONS FOR
ICS853111B
LOW SKEW, 1-TO-10, DIFFERENTIAL-TO-2.5V, 3.3V LVPECL/ECL FANOUT BUFFER
RTT =
/ ICS
((V
1-TO-10, LVPECL/ECL FANOUT BUFFER
F
FOUT
OH
IGURE
+ V
NPUTS
OL
4A. LVPECL O
) / (V
3.3V LVPECL O
1
CC
Z
Z
– 2)) – 2
o
o
= 50Ω
= 50Ω
U
NUSED
Z
o
50Ω
UTPUT
I
NPUT AND
UTPUTS
T
RTT
ERMINATION
50Ω
V
CC
O
FIN
- 2V
UTPUT
P
INS
10
ance techniques should be used to maximize operating fre-
quency and minimize signal distortion. Figures 4A and 4B
show two different layouts which are recommended only as
guidelines. Other suitable clock layouts may exist and it
would be recommended that the board designers simulate
to guarantee compatibility across all printed circuit and clock
component process variations.
O
LVPECL O
All unused LVPECL outputs can be left floating. We recommend
that there is no trace attached. Both sides of the differential output
pair should either be left floating or terminated.
UTPUTS
FOUT
UTPUTS
F
IGURE
4B. LVPECL O
Z
Z
o
o
ICS853111BY REV. B SEPTEMBER 5, 2007
= 50Ω
= 50Ω
125Ω
84Ω
UTPUT
3.3V
125Ω
84Ω
T
ERMINATION
FIN

Related parts for ICS853111BYLF