ICS81006AKILFT IDT, Integrated Device Technology Inc, ICS81006AKILFT Datasheet - Page 12

no-image

ICS81006AKILFT

Manufacturer Part Number
ICS81006AKILFT
Description
IC VCXO TO 6 LVCMOS OUT 20VFQFPN
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Voltage Controlled Crystal Oscillator (VCXO)r
Datasheet

Specifications of ICS81006AKILFT

Pll
No
Input
Crystal
Output
LVCMOS, LVTTL
Number Of Circuits
1
Ratio - Input:output
1:6
Differential - Input:output
No/No
Frequency - Max
31.25MHz
Divider/multiplier
Yes/No
Voltage - Supply
1.6 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-VFQFN, 20-VFQFPN
Frequency-max
31.25MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
81006AKILFT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS81006AKILFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
VFQFN EPAD T
In order to maximize both the removal of heat from the package
and the electrical perfor mance, a land patter n must be
incorporated on the Printed Circuit Board (PCB) within the footprint
of the package corresponding to the exposed metal pad or
exposed heat slug on the package, as shown in Figure 3. The
solderable area on the PCB, as defined by the solder mask, should
be at least the same size/shape as the exposed pad/slug area on
the package to maximize the thermal/electrical performance.
Sufficient clearance should be designed on the PCB between the
outer edges of the land pattern and the inner edges of pad pattern
for the leads to avoid any shorts.
While the land pattern on the PCB provides a means of heat
transfer and electrical grounding from the package to the board
through a solder joint, thermal vias are necessary to effectively
conduct from the surface of the PCB to the ground plane(s). The
land pattern must be connected to ground through these vias.
The vias act as “heat pipes”. The number of vias (i.e. “heat pipes”)
IDT
ICS81006I
VCXO-TO-6 LVCMOS OUTPUTS
/ ICS
VCXO-TO-LVCMOS OUTPUTS
F
IGURE
PIN PAD
HERMAL
3. P.C.A
PIN
SSEMBLY FOR
R
ELEASE
SOLDER
GROUND PLANE
P
E
ATH
XPOSED
P
AD
EXPOSED HEAT SLUG
T
THERMAL VIA
HERMAL
12
R
are application specific and dependent upon the package power
dissipation as well as electrical conductivity requirements. Thus,
thermal and electrical analysis and/or testing are recommended
to determine the minimum number needed. Maximum thermal
and electrical performance is achieved when an array of vias is
incorporated in the land pattern. It is recommended to use as
many vias connected to ground as possible. It is also
recommended that the via diameter should be 12 to 13mils (0.30
to 0.33mm) with 1oz copper via barrel plating. This is desirable to
avoid any solder wicking inside the via during the soldering process
which may result in voids in solder between the exposed pad/
slug and the thermal land. Precautions should be taken to
eliminate any solder voids between the exposed heat slug and
the land pattern. Note: These recommendations are to be used
as a guideline only. For further information, refer to the Application
Note on the Surface Mount Assembly of Amkor’s Thermally/
Electrically Enhance Leadfame Base Package, Amkor Technology.
ELEASE
P
ATH
–S
LAND PATTERN
(GROUND PAD)
IDE
SOLDER
V
IEW
(D
ICS81006AKI REV. B OCTOBER 8, 2008
RAWING NOT TO
PIN
PIN PAD
S
CALE
)

Related parts for ICS81006AKILFT