X1226S8I Intersil, X1226S8I Datasheet - Page 14

no-image

X1226S8I

Manufacturer Part Number
X1226S8I
Description
IC RTC/CALENDAR/4K EE 8-SOIC
Manufacturer
Intersil
Type
Clock/Calendar/EEPROMr
Datasheet

Specifications of X1226S8I

Memory Size
4K (512 x 8)
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Bus Type
Serial (2-Wire, I2C)
Operating Supply Voltage (typ)
3.3/5V
Package Type
SOIC
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
2.7V
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Pin Count
8
Mounting
Surface Mount
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X1226S8I
Manufacturer:
XICOR
Quantity:
16
Part Number:
X1226S8I
Manufacturer:
XILINX
0
Part Number:
X1226S8IZ
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
X1226S8IZ-2.7A
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
X1226S8IZT1
Manufacturer:
INTERSIL
Quantity:
20 000
Acknowledge Polling
Disabling of the inputs during nonvolatile write cycles
can be used to take advantage of the typical 5mS write
cycle time. Once the stop condition is issued to indi-
cate the end of the master’s byte load operation, the
X1226 initiates the internal nonvolatile write cycle.
Acknowledge polling can begin immediately. To do
this, the master issues a start condition followed by the
Memory Array Slave Address Byte for a write or read
operation (AEh or AFh). If the X1226 is still busy with
the nonvolatile write cycle then no ACK will be
returned. When the X1226 has completed the write
operation, an ACK is returned and the host can pro-
ceed with the read or write operation. Refer to the flow
chart in Figure 11. Note: Do not use the CCR Salve
byte (DEh or DFh) for Acknowledge Polling.
Read Operations
There are three basic read operations: Current
Address Read, Random Read, and Sequential Read.
Current Address Read
Internally the X1226 contains an address counter that
maintains the address of the last word read incre-
mented by one. Therefore, if the last read was to
address n, the next read operation would access data
from address n+1. On power-up, the sixteen bit
address is initialized to 0h. In this way, a current
address read immediately after the power-on reset
can download the entire contents of memory starting
at the first location.Upon receipt of the Slave Address
Byte with the R/W bit set to one, the X1226 issues an
acknowledge, then transmits eight data bits. The mas-
ter terminates the read operation by not responding
with an acknowledge during the ninth clock and issu-
ing a stop condition. Refer to Figure 10 for the
address, acknowledge, and data transfer sequence.
Figure 10. Current Address Read Sequence
14
Signals from
the Master
SDA Bus
Signals from
the Slave
S
a
t
r
t
1
Address
X1226
Slave
1
1
1
Figure 11. Acknowledge Polling Sequence
It should be noted that the ninth clock cycle of the read
operation is not a “don’t care.” To terminate a read
operation, the master must either issue a stop condi-
tion during the ninth cycle or hold SDA HIGH during
the ninth clock cycle and then issue a stop condition.
1
C
A
K
Issue Memory Array Slave
AFh (Read) or AEh (Write)
Data
Cycle complete. Continue
command sequence?
Byte load completed
Enter ACK Polling
by issuing STOP.
Continue normal
nonvolatile write
Read or Write
Issue START
Address Byte
PROCEED
command
returned?
sequence
ACK
S
YES
YES
o
p
t
NO
NO
Issue STOP
Issue STOP
May 8, 2006
FN8098.3

Related parts for X1226S8I