CS5534-ASZ Cirrus Logic Inc, CS5534-ASZ Datasheet - Page 34

IC ADC 24BIT 4CH W/LNA 20SSOP

CS5534-ASZ

Manufacturer Part Number
CS5534-ASZ
Description
IC ADC 24BIT 4CH W/LNA 20SSOP
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS5534-ASZ

Number Of Converters
1
Package / Case
24-SSOP
Number Of Bits
24
Sampling Rate (per Second)
3.84k
Data Interface
Serial
Power Dissipation (max)
45mW
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Number Of Adc Inputs
4
Architecture
Delta-Sigma
Conversion Rate
6.25 SPs to 3840 SPs
Resolution
24 bit
Input Type
Voltage
Interface Type
Serial (3-Wire)
Voltage Reference
2.5 V
Maximum Power Dissipation
500 mW
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1016 - EVAL BOARD FOR CS5534
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1115-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS5534-ASZ
Manufacturer:
CIRRUS
Quantity:
6 572
Part Number:
CS5534-ASZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
CS5534-ASZ
Quantity:
3
Company:
Part Number:
CS5534-ASZ
Quantity:
3
Part Number:
CS5534-ASZR
Manufacturer:
XILINX
Quantity:
513
rial port returns to the command mode, where it
waits for a new command to be issued. The single
conversion mode will take longer than conversions
performed in the continuous conversion mode. The
number of clock cycles a single conversion takes
for each Output Word Rate (OWR) setting is listed
in Table 1. The
clock ambiguity is due to internal synchronization
between the SCLK input and the oscillator.
Note:
2.6.2. Continuous Conversion Mode
Based on the information provided in the channel-
setup registers (CSRs), continuous conversions are
performed using the Setup register contents pointed
to by the conversion command. The command byte
includes a pointer address to the Setup register to
be used during the conversion. Once transmitted,
the serial port enters data mode where it waits until
a conversion is complete. After the conversion is
34
(WR3-WR0)
0000
0001
0010
0100
1000
1001
1010
0011
1011
1100
Table 1. Conversion Timing – Single Mode
In the single conversion mode, more than one
conversion is actually performed, but only the
final, fully settled result is output to the
conversion data register.
±
1318328 ± 8
2629048 ± 8
171448 ± 8
335288 ± 8
662968 ± 8
17848 ± 8
28088 ± 8
48568 ± 8
89528 ± 8
8 (FRS = 0) or
7592 ± 8
FRS = 0
Clock Cycles
±
1581994 ± 10
3154858 ± 10
205738 ± 10
402346 ± 10
795562 ± 10
107434 ± 10
21418 ± 10
33706 ± 10
58282 ± 10
9110 ± 10
10 (FRS = 1)
FRS = 1
done, SDO falls to logic 0. Forty SCLKs are then
needed to read the conversion. The first 8 SCLKs
are used to clear the SDO flag. The last 32 SCLKs
are needed to read the conversion result. If
‘00000000’ is provided to SDI during the first 8
SCLKs when the SDO flag is cleared, the converter
remains in this conversion mode and continues to
convert the selected channel using the same CSR
Setup. In continuous conversion mode, not every
conversion word needs to be read. The user needs
only to read the conversion words required for the
application as SDO rises and falls to indicate the
availability of new conversion data. Note that if a
conversion is not read before the next conversion
data becomes available, it will be lost and replaced
by the new conversion data. To exit this conversion
mode, the user must provide ‘11111111’ to the SDI
pin during the first 8 SCLKs after SDO falls. If the
user decides to exit, 32 SCLKs are required to
clock out the last conversion before the converter
returns to command mode. The number of clock
cycles a continuous conversion takes for each Out-
put Word Setting is listed in Table 2. The first con-
version from the part in continuous conversion
mode will be longer than the following conversions
due to start-up overhead. The
(FRS = 1) clock ambiguity is due to internal syn-
chronization between the SCLK input and the os-
cillator.
Note:
When changing channels, or after performing
calibrations and/or single conversions, the
user must ignore the first three (for OWRs
less than 3200 Sps, MCLK = 4.9152 MHz) or
first five (for OWR ≥ 3200 Sps) conversions in
continuous conversion mode, as residual
filter coefficients must be flushed from the
filter before accurate conversions are
performed.
CS5531/32/33/34-AS
±
8 (FRS = 0) or
DS289F5
±
10

Related parts for CS5534-ASZ