AD7856ANZ Analog Devices Inc, AD7856ANZ Datasheet - Page 9

IC ADC 14BIT 8CHAN 5V 24DIP

AD7856ANZ

Manufacturer Part Number
AD7856ANZ
Description
IC ADC 14BIT 8CHAN 5V 24DIP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7856ANZ

Data Interface
8051, QSPI™, Serial, SPI™ µP
Number Of Bits
14
Sampling Rate (per Second)
285k
Number Of Converters
2
Power Dissipation (max)
89.25mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 105°C
Mounting Type
Through Hole
Package / Case
24-DIP (0.300", 7.62mm)
Resolution (bits)
14bit
Sampling Rate
285kSPS
Input Channel Type
Single Ended
Supply Voltage Range - Analog
4.75V To 5.25V
Supply Voltage Range - Digital
4.75V To 5.25V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7856ANZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ON-CHIP REGISTERS
The AD7856 powers up with a set of default conditions. The only writing that is required is to select the channel configuration.
Without performing any other write operations the AD7856 still retains the flexibility for performing a full power-down, and a full
self-calibration.
Extra features and flexibility such as performing different power-down options, different types of calibrations including system cali-
bration, and software conversion start can be selected by further writing to the part.
The AD7856 contains a Control Register, ADC Output Data Register, Status Register, Test Register and ten Calibration
Registers. The control register is write only, the ADC output data register and the status register are read only, and the test and
calibration registers are both read/write registers. The Test Register is used for testing the part and should not be written to.
Addressing the On-Chip Registers
Writing
A write operation to the AD7856 consists of 16 bits. The two MSBs, ADDR0 and ADDR1, are decoded to determine which register
is addressed, and the subsequent 14 bits of data are written to the addressed register. It is not until all 16 bits are written that the
data is latched into the addressed registers. Table I shows the decoding of the address bits while Figure 4 shows the overall write
register hierarchy.
ADDR1
0
0
1
1
Reading
To read from the various registers the user must first write to Bits 6 and 7 in the Control Register, RDSLT0 and RDSLT1. These
bits are decoded to determine which register is addressed during a read operation. Table II shows the decoding of the read address
bits while Figure 5 shows the overall read register hierarchy. The power-up status of these bits is 00 so that the default read will be
from the ADC output data register.
Once the read selection bits are set in the Control Register, all subsequent read operations that follow will be from the selected regis-
ter until the read selection bits are changed in the Control Register.
RDSLT1
0
0
1
1
REV. A
CALSLT1, CALSLT0
Figure 4. Write Register Hierarchy/Address Decoding
DECODE
ADDR0
0
1
0
1
RDSLT0
0
1
0
1
REGISTER
01
TEST
OFFSET(1)
00
GAIN(1)
DAC(8)
OFFSET(1)
01
GAIN(1)
Comment
This combination does not address any register so the subsequent 14 data bits are ignored.
This combination addresses the TEST REGISTER. The subsequent 14 data bits are written to the
test register.
This combination addresses the CALIBRATION REGISTERS. The subsequent 14 data bits are
written to the selected calibration register.
This combination addresses the CONTROL REGISTER. The subsequent 14 data bits are written
to the control register.
Comment
All successive read operations will be from ADC OUTPUT DATA REGISTER. This is the power-
up default setting. There will always be two leading zeros when reading from the ADC Output Data
Register.
All successive read operations will be from TEST REGISTER.
All successive read operations will be from CALIBRATION REGISTERS.
All successive read operations will be from STATUS REGISTER.
ADDR1, ADDR0
CALIBRATION
REGISTERS
DECODE
10
OFFSET(1)
10
Table II. Read Register Addressing
Table I. Write Register Addressing
GAIN(1)
11
REGISTER
CONTROL
11
–9–
CALSLT1, CALSLT0
DATA REGISTER
ADC OUTPUT
Figure 5. Read Register Hierarchy/Address Decoding
00
DECODE
REGISTER
01
TEST
OFFSET(1)
00
GAIN(1)
DAC(8)
RDSLT1, RDSLT0
DECODE
OFFSET(1)
01
GAIN(1)
CALIBRATION
REGISTERS
10
OFFSET(1)
10
AD7856
GAIN(1)
11
REGISTER
STATUS
11

Related parts for AD7856ANZ