AD7686BRMZ Analog Devices Inc, AD7686BRMZ Datasheet - Page 22

IC ADC 16BIT 500KSPS 10-MSOP

AD7686BRMZ

Manufacturer Part Number
AD7686BRMZ
Description
IC ADC 16BIT 500KSPS 10-MSOP
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheets

Specifications of AD7686BRMZ

Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Bits
16
Sampling Rate (per Second)
500k
Number Of Converters
1
Power Dissipation (max)
21.5mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
10-TFSOP (0.118", 3.00mm Width)
Resolution (bits)
16bit
Input Channel Type
Pseudo Differential
Supply Voltage Range - Analogue
4.5V To 5.5V
Supply Voltage Range - Digital
1.8V To 5.8V, 2.3V To 5.8V
Sampling Rate
500kSPS
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-AD7686CBZ - BOARD EVALUATION FOR AD7686
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7686BRMZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7686BRMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7686BRMZ-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7686BRMZ-RL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7686BRMZRL7
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7686BRMZRL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7686
CHAIN MODE WITH BUSY INDICATOR
This mode can also be used to daisy-chain multiple AD7686s
on a 3-wire serial interface while providing a BUSY indicator.
This feature is useful for reducing component count and wiring
connections, for exmpale, in isolated multiconverter
applications or for systems with a limited interfacing capacity.
Data readback is analogous to clocking a shift register.
A connection diagram example using three AD7686s is shown
in Figure 43 and the corresponding timing is given in Figure 44.
When SDI and CNV are low, SDO is driven low. With SCK
high, a rising edge on CNV initiates a conversion, selects the
chain mode, and enables the BUSY indicator feature. In this
mode, CNV is held high during the conversion phase and the
subsequent data readback. When all ADCs in the chain have
completed their conversions, the nearend ADC (ADC C in
ACQUISITION
SDO
SDO
CNV = SDI
t
HSCKCNV
A
B
SCK
= SDI
= SDI
SDO
SDI
A
B
C
C
AD7686
CONVERSION
t
CNV
SCK
t
DSDOSDI
t
SSCKCNV
t
A
CONV
DSDOSDI
t
EN
SDO
t
t
t
SSDISCK
HSDO
DSDO
1
D
D
D
C
A
B
2
15 D
15 D
15 D
Figure 44. Chain Mode with BUSY Indicator Serial Interface Timing
C
Figure 43. Chain Mode with BUSY Indicator Connection Diagram
3
A
B
14 D
14 D
14 D
SDI
t
SCKH
C
t
A
B
4
HSDISC
13
13
13
AD7686
CNV
SCK
B
15
t
SCK
SDO
D
D
D
16
Rev 0 | Page 22 of 28
C
B
A
1
1
1
t
SCKL
D
D
D
17
C
A
B
0
0 D
0
D
ACQUISITION
18
B
A
15 D
t
15 D
CYC
Figure 43) SDO is driven high. This transition on SDO can be
used as a BUSY indicator to trigger the data readback controlled
by the digital host. The AD7686 then enters the acquisition
phase and powers down. The data bits stored in the internal
shift register are then clocked out, MSB first, by subsequent
SCK falling edges. For each ADC, SDI feeds the input of the
internal shift register and is clocked by the SCK falling edge.
Each ADC in the chain outputs its data MSB first, and 16 × N +
1 clocks are required to readback the N ADCs. Although the
rising edge can be used to capture the data, a digital host using
the SCK falling edge allows a faster reading rate and
consequently more AD7686s in the chain, provided the digital
host has an acceptable hold time. For instance, with a 3 ns
digital host setup time and 3 V interface, up to four AD7686s
running at a conversion rate of 360 kSPS can be daisy-chained
to a single 3-wire port.
19
B
A
SDI
t
14
14
ACQ
AD7686
31
CNV
SCK
C
D
D
32
B
A
1
1
SDO
D
D
33
B
A
0 D
0
34
A
15
D
35
A
14
CLK
CONVERT
DATA IN
IRQ
DIGITAL HOST
47
t
DSDOSDI
D
48
t
A
DSDOSDI
t
1
DSDOSDI
D
49
A
0

Related parts for AD7686BRMZ