AD7703AN Analog Devices Inc, AD7703AN Datasheet - Page 15

IC ADC 20BIT LC2MOS 20-DIP

AD7703AN

Manufacturer Part Number
AD7703AN
Description
IC ADC 20BIT LC2MOS 20-DIP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7703AN

Rohs Status
RoHS non-compliant
Number Of Bits
20
Sampling Rate (per Second)
4k
Data Interface
Serial
Number Of Converters
1
Power Dissipation (max)
37mW
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
-40°C ~ 85°C
Mounting Type
Through Hole
Package / Case
20-DIP (0.300", 7.62mm)

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7703AN
Manufacturer:
SONY
Quantity:
71
Part Number:
AD7703AN
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7703ANZ
Manufacturer:
ADI
Quantity:
1 422
Synchronous External Clock Mode (SEC)
The SEC mode (MODE pin grounded) is designed for direct
interface to the synchronous serial ports of industry-standard
microprocessors such as the 68HC11 and 68HC05. The SEC
mode also allows customized interfaces, using I/O port pins, to
microprocessors that do not have a direct fit with the AD7703’s
other mode.
As shown in Figure 17, a falling edge on CS enables the serial
data output with the MSB initially valid. Subsequent data bits
change on the falling edge of an externally supplied SCLK. After
the LSB has been transmitted, DRDY and SDATA go three-state.
If CS is low and the AD7703 is still transmitting data when a
new data-word becomes available, the old data-word continues
to be transmitted and the new data is lost.
If CS is taken high at any time during data transmission, SDATA
will go three-state immediately. If CS returns low, the AD7703
will continue transmission with the same data bit. If transmis-
sion has not been initiated and completed by the time the next
data-word becomes available, and if CS is high, DRDY returns
high for four clock cycles, then falls as the new word is loaded
into the output register.
REV. E
SDATA (O)
DRDY (O)
SCLK (O)
CS (I)
HI-Z
DB19 (MSB)
Figure 17. Timing Diagram for SEC Mode
DB18
–15–
DB17
DIGITAL NOISE AND OUTPUT LOADING
As mentioned earlier, the AD7703 divides its internal timing
into two distinct phases, analog sampling and settling and digi-
tal computation. In the SSC mode, data is transmitted only
during the digital computation periods, to minimize the effects
of digital noise on analog performance. In the SEC mode, data
transmission is externally controlled, so this automatic safeguard
does not exist. To compensate, synchronize the AD7703 to the
digital system clock via CLKIN when used in the SEC mode.
Whatever mode of operation is used, resistive and capacitive
loads on digital outputs should be minimized in order to reduce
crosstalk between analog and digital portions of the circuit. For
this reason, connection to low power CMOS logic such as one
of the 4000 series or 74C families is recommended.
DB2
DB1
DB0 (LSB)
AD7703
HI-Z

Related parts for AD7703AN