AD9228BCPZ-65 Analog Devices Inc, AD9228BCPZ-65 Datasheet - Page 35

IC ADC LVDS 12BIT QUAD 48LFCSP

AD9228BCPZ-65

Manufacturer Part Number
AD9228BCPZ-65
Description
IC ADC LVDS 12BIT QUAD 48LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9228BCPZ-65

Data Interface
Serial, SPI™
Number Of Bits
12
Sampling Rate (per Second)
65M
Number Of Converters
4
Power Dissipation (max)
510mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-VFQFN, CSP Exposed Pad
Resolution (bits)
12bit
Sampling Rate
65MSPS
Input Channel Type
Differential
Supply Voltage Range - Analog
1.7V To 1.9V
Supply Voltage Range - Digital
1.7V To 1.9V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9228-65EBZ - BOARD EVAL FOR AD9228
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9228BCPZ-65
Manufacturer:
ADI
Quantity:
65
Part Number:
AD9228BCPZ-65
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Addr.
(Hex)
14
15
16
19
1A
1B
1C
21
22
Register Name
output_mode
output_adjust
output_phase
user_patt1_lsb
user_patt1_msb
user_patt2_lsb
user_patt2_msb
serial_control
serial_ch_stat
(MSB)
Bit 7
X
X
X
B7
B15
B7
B15
LSB first
1 = on
0 = off
(default)
X
Bit 6
0 = LVDS
ANSI-644
(default)
1 = LVDS
low power
(IEEE
1596.3
similar)
X
X
B6
B14
B6
B14
X
X
Bit 5
X
Output driver
termination
00 = none (default)
01 = 200 Ω
10 = 100 Ω
11 = 100 Ω
X
B5
B13
B5
B13
X
X
Bit 4
X
X
B4
B12
B4
B12
X
X
Rev. D | Page 35 of 56
Bit 3
X
X
0011 = output clock phase adjust
(0000 through 1010)
0000 = 0° relative to data edge
0001 = 60° relative to data edge
0010 = 120° relative to data edge
0011 = 180° relative to data edge (default)
0101 = 300° relative to data edge
0110 = 360° relative to data edge
1000 = 480° relative to data edge
1001 = 540° relative to data edge
1010 = 600° relative to data edge
1011 to 1111 = 660° relative to data edge
B3
B11
B3
B11
<10
MSPS,
low
encode
rate
mode
1 = on
0 = off
(default)
X
Bit 2
Output
invert
1 = on
0 = off
(default)
X
B2
B10
B2
B10
000 = 12 bits (default, normal bit
stream)
001 = 8 bits
010 = 10 bits
011 = 12 bits
100 = 14 bits
X
Bit 1
00 = offset binary
(default)
01 = twos
complement
X
B1
B9
B1
B9
Channel
output
reset
1 = on
0 = off
(default)
(LSB)
Bit 0
X
B0
B8
B0
B8
Channel
power-
down
1 = on
0 = off
(default)
Default
Value
(Hex)
0x00
0x00
0x03
0x00
0x00
0x00
0x00
0x00
0x00
Default Notes/
Comments
Configures the
outputs and the
format of the
data.
Determines
LVDS or other
output properties.
Primarily func-
tions to set the
LVDS span and
common-mode
levels in place of
an external
resistor.
On devices that
utilize global
clock divide,
determines
which phase of
the divider
output is used to
supply the
output clock.
Internal latching
is unaffected.
User-defined
pattern, 1 LSB.
User-defined
pattern, 1 MSB.
User-defined
pattern, 2 LSB.
User-defined
pattern, 2 MSB.
Serial stream
control. Default
causes MSB first
and the native
bit stream
(global).
Used to power
down individual
sections of a
converter (local).
AD9228

Related parts for AD9228BCPZ-65