EPM2210GF256C5N Altera, EPM2210GF256C5N Datasheet - Page 14

IC MAX II CPLD 2210 LE 256-FBGA

EPM2210GF256C5N

Manufacturer Part Number
EPM2210GF256C5N
Description
IC MAX II CPLD 2210 LE 256-FBGA
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM2210GF256C5N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.0ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
2210
Number Of Macrocells
1700
Number Of I /o
204
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
256-FBGA
Voltage
1.8V
Memory Type
FLASH
Number Of Logic Elements/cells
2210
Cpld Type
FLASH
No. Of Macrocells
1700
No. Of I/o's
204
Propagation Delay
11.2ns
Global Clock Setup Time
1.9ns
Frequency
201.1MHz
Rohs Compliant
Yes
Family Name
MAX II
# Macrocells
1700
Frequency (max)
1.8797GHz
Propagation Delay Time
11.2ns
Number Of Logic Blocks/elements
221
# I/os (max)
204
Operating Supply Voltage (typ)
1.8V
In System Programmable
Yes
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (max)
1.89V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1391
EPM2210GF256C5N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM2210GF256C5N
Manufacturer:
SIEMENS
Quantity:
342
Part Number:
EPM2210GF256C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM2210GF256C5N
0
2–6
Figure 2–5. LAB-Wide Control Signals
Logic Elements
MAX II Device Handbook
Dedicated
LAB Column
Clocks
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
The smallest unit of logic in the MAX II architecture, the LE, is compact and provides
advanced features with efficient logic utilization. Each LE contains a four-input LUT,
which is a function generator that can implement any function of four variables. In
addition, each LE contains a programmable register and carry chain with carry-select
capability. A single LE also supports dynamic single-bit addition or subtraction mode
selectable by an LAB-wide control signal. Each LE drives all types of interconnects:
local, row, column, LUT chain, register chain, and DirectLink interconnects. See
Figure
2–6.
4
labclk1
labclkena1
labclk2
labclkena2
asyncload
or labpre
syncload
labclr1
© October 2008 Altera Corporation
Chapter 2: MAX II Architecture
labclr2
synclr
Logic Elements
addnsub

Related parts for EPM2210GF256C5N