EPM2210GF256C5N Altera, EPM2210GF256C5N Datasheet - Page 74

IC MAX II CPLD 2210 LE 256-FBGA

EPM2210GF256C5N

Manufacturer Part Number
EPM2210GF256C5N
Description
IC MAX II CPLD 2210 LE 256-FBGA
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM2210GF256C5N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.0ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
2210
Number Of Macrocells
1700
Number Of I /o
204
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
256-FBGA
Voltage
1.8V
Memory Type
FLASH
Number Of Logic Elements/cells
2210
Cpld Type
FLASH
No. Of Macrocells
1700
No. Of I/o's
204
Propagation Delay
11.2ns
Global Clock Setup Time
1.9ns
Frequency
201.1MHz
Rohs Compliant
Yes
Family Name
MAX II
# Macrocells
1700
Frequency (max)
1.8797GHz
Propagation Delay Time
11.2ns
Number Of Logic Blocks/elements
221
# I/os (max)
204
Operating Supply Voltage (typ)
1.8V
In System Programmable
Yes
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (max)
1.89V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1391
EPM2210GF256C5N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM2210GF256C5N
Manufacturer:
SIEMENS
Quantity:
342
Part Number:
EPM2210GF256C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM2210GF256C5N
0
5–16
Table 5–21. UFM Block Internal Timing Microparameters (Part 3 of 3)
Figure 5–3. UFM Read Waveforms
MAX II Device Handbook
t
t
t
t
Symbol
OE
RA
OSC S
OSC H
Delay from data
register clock to data
register output
Maximum read
access time
Maximum delay
between the
OSC_ENA rising
edge to the
erase/program signal
rising edge
Minimum delay
allowed from the
erase/program signal
going low to
OSC_ENA signal
going low
Parameter
OSC_ENA
Program
DRDout
DRShft
ARShft
DRDin
ARClk
ARDin
DRClk
Erase
Figure 5–3
UFM block timing parameters shown in
Busy
t
t
ASU
ADS
through
Min
180
250
250
–3 Speed
Grade
t
ACLK
Max
65
9 Address Bits
Figure 5–5
MAX II / MAX IIG
Min
180
250
250
–4 Speed
Grade
Max
65
t
t
ADH
show the read, program, and erase waveforms for
AH
t
DCO
t
DSS
Min
180
250
250
–5 Speed
Grade
t
DCLK
Table
Max
65
16 Data Bits
5–21.
Min Max Min Max Min Max
180
250
250
–6 Speed
Grade
Chapter 5: DC and Switching Characteristics
65
t
DSH
180
250
250
–7 Speed
MAX IIZ
© August 2009 Altera Corporation
Grade
Timing Model and Specifications
65
180
250
250
–8 Speed
Grade
65
Unit
ns
ns
ns
ns

Related parts for EPM2210GF256C5N