ADSP-21262SKBCZ200 Analog Devices Inc, ADSP-21262SKBCZ200 Datasheet - Page 18

IC DSP CTLR 32BIT 136CSPBGA

ADSP-21262SKBCZ200

Manufacturer Part Number
ADSP-21262SKBCZ200
Description
IC DSP CTLR 32BIT 136CSPBGA
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Fixed/Floating Pointr
Datasheet

Specifications of ADSP-21262SKBCZ200

Interface
DAI, SPI
Clock Rate
200MHz
Non-volatile Memory
ROM (512 kB)
On-chip Ram
256kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
136-CSPBGA
No. Of Bits
32 Bit
Frequency
200MHz
Supply Voltage
1.2V
Embedded Interface Type
SPI
No. Of I/o's
23
Supply Voltage Range
1.14V To 1.26V, 3.13V To 3.47V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ADSP21262SKBCZ200

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21262SKBCZ200
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21262SKBCZ200
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADSP-21262
Power-Up Sequencing
The timing requirements for DSP startup are given in
and
Table 9. Power-Up Sequencing (DSP Startup)
1
2
3
4
5
Parameter
Timing Requirements
t
t
t
t
t
Switching Characteristic
t
Valid V
Assumes a stable CLKIN signal, after meeting worst-case startup timing of crystal oscillators. Refer to the crystal oscillator manufacturer’s data sheet for startup time.
Based on CLKIN cycles.
Applies after the power-up sequence is complete. Subsequent resets require a minimum of four CLKIN cycles for RESET to be held low in order to properly initialize and
The 4096 cycle count depends on t
RSTVDD
IVDDEVDD
CLKVDD
CLKRST
PLLRST
CORERST
depending on the design of the power supply subsystem.
Assume a 25 ms maximum oscillator startup time if using the XTAL pin and internal oscillator circuit in conjunction with an external crystal.
propagate default states at all I/O pins.
4097 cycles maximum.
Figure
DDINT
/V
6.
DDEXT
assumes that the supplies are fully ramped to their 1.2 and 3.3 volt rails. Voltage ramp rates can vary from microseconds to hundreds of milliseconds
CLKCFG1–0
RSTOUT
V DDEXT
RESET Low Before V
V
CLKIN Valid After V
CLKIN Valid Before RESET Deasserted
PLL Control Setup Before RESET Deasserted
DSP Core Reset Deasserted After RESET Deasserted
V DDINT
RESET
DDINT
CLKIN
SRST
On Before V
*
*
MULTIPLEXED WITH CLKOUT
specification in
t
RSTVDD
DDEXT
DDINT
DDINT
Table
/V
/V
DDEXT
DDEXT
11. If setup time is not met, one additional CLKIN cycle may be added to the core reset time, resulting in
Rev. B | Page 18 of 48 | August 2005
Valid
Figure 6. Power-Up Sequencing
On
Table 9
1
t
IVDDEVDD
t
PLLRST
t
t
CLKVDD
CLKRST
Min
0
–50
0
10
20
4096t
t
CORERST
2
3
CK
4, 5
Max
200
200
Unit
ns
ms
ms
µs
µs

Related parts for ADSP-21262SKBCZ200