MSC8113TMP4800V Freescale Semiconductor, MSC8113TMP4800V Datasheet - Page 2

no-image

MSC8113TMP4800V

Manufacturer Part Number
MSC8113TMP4800V
Description
DSP TRI-CORE 431-FCPBGA
Manufacturer
Freescale Semiconductor
Series
MSC81xx StarCorer
Type
SC140 Corer
Datasheet

Specifications of MSC8113TMP4800V

Interface
Ethernet, I²C, TDM, UART
Clock Rate
400MHz
Non-volatile Memory
External
On-chip Ram
1.436MB
Voltage - I/o
3.30V
Voltage - Core
1.10V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
431-FCPBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MSC8113TMP4800V
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
1
2
3
4
5
6
7
List of Figures
Figure 1. MSC8113 Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . 3
Figure 2. StarCore
Figure 3. MSC8113 Package, Top View. . . . . . . . . . . . . . . . . . . . . 5
Figure 4. MSC8113 Package, Bottom View . . . . . . . . . . . . . . . . . . 6
Figure 5. Overshoot/Undershoot Voltage for V
Figure 6. Start-Up Sequence: V
Figure 7. Start-Up Sequence: V
Figure 8. Power-Up Sequence for V
Figure 9. Timing Diagram for a Reset Configuration Write . . . . . 21
2
Pin Assignments . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4
1.1
1.2
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
2.1
2.2
2.3
2.4
2.5
Hardware Design Considerations . . . . . . . . . . . . . . . . . . . . . .38
3.1
3.2
3.3
3.4
3.5
Ordering Information. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .41
Package Information. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .42
Product Documentation . . . . . . . . . . . . . . . . . . . . . . . . . . . . .42
Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .43
FC-PBGA Ball Layout Diagrams . . . . . . . . . . . . . . . . . . .4
Signal List By Ball Location. . . . . . . . . . . . . . . . . . . . . . .7
Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
Recommended Operating Conditions. . . . . . . . . . . . . .14
Thermal Characteristics . . . . . . . . . . . . . . . . . . . . . . . .14
DC Electrical Characteristics . . . . . . . . . . . . . . . . . . . .14
AC Timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .16
Start-up Sequencing Recommendations . . . . . . . . . . .38
Power Supply Design Considerations. . . . . . . . . . . . . .38
Connectivity Guidelines . . . . . . . . . . . . . . . . . . . . . . . .39
External SDRAM Selection . . . . . . . . . . . . . . . . . . . . . .40
Thermal Considerations . . . . . . . . . . . . . . . . . . . . . . . .41
Started with V
®
SC140 DSP Extended Core Block Diagram . 3
DDH
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
DD
DD
MSC8113 Tri-Core Digital Signal Processor Data Sheet, Rev. 1
and V
Raised Before V
DDH
and V
DDH
Raised Together . . 16
IH
DD
and V
/V
Table of Contents
CCSYN
DDH
IL
with CLKIN
. . . . . . . 15
. . . . . 17
Figure 10.Internal Tick Spacing for Memory Controller Signals. . . 21
Figure 11.SIU Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Figure 12.CLKOUT and CLKIN Signals. . . . . . . . . . . . . . . . . . . . . 25
Figure 13.DMA Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Figure 14.Asynchronous Single- and Dual-Strobe Modes Read
Figure 15.Asynchronous Single- and Dual-Strobe Modes Write
Figure 16.Asynchronous Broadcast Write Timing Diagram . . . . . . 28
Figure 17.DSI Synchronous Mode Signals Timing Diagram . . . . . 30
Figure 18.TDM Inputs Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Figure 19.TDM Output Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Figure 20.UART Input Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Figure 21.UART Output Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Figure 22.Timer Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Figure 23.MDIO Timing Relationship to MDC . . . . . . . . . . . . . . . . 33
Figure 24.MII Mode Signal Timing . . . . . . . . . . . . . . . . . . . . . . . . . 34
Figure 25.RMII Mode Signal Timing . . . . . . . . . . . . . . . . . . . . . . . 34
Figure 26.SMII Mode Signal Timing. . . . . . . . . . . . . . . . . . . . . . . . 35
Figure 27.GPIO Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
Figure 28.EE Pin Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Figure 29.Test Clock Input Timing Diagram. . . . . . . . . . . . . . . . . . 37
Figure 30.Boundary Scan (JTAG) Timing Diagram . . . . . . . . . . . . 37
Figure 31.Test Access Port Timing Diagram . . . . . . . . . . . . . . . . . 37
Figure 32.TRST Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Figure 33.Core Power Supply Decoupling. . . . . . . . . . . . . . . . . . . 38
Figure 34.V
Figure 35.MSC8113 Mechanical Information, 431-pin FC-PBGA
Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42
CCSYN
Bypass . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Freescale Semiconductor

Related parts for MSC8113TMP4800V