EP3C25Q240C8N Altera, EP3C25Q240C8N Datasheet - Page 39

IC CYCLONE III FPGA 25K 240-PQFP

EP3C25Q240C8N

Manufacturer Part Number
EP3C25Q240C8N
Description
IC CYCLONE III FPGA 25K 240-PQFP
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C25Q240C8N

Number Of Logic Elements/cells
24624
Number Of Labs/clbs
1539
Total Ram Bits
608256
Number Of I /o
148
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
240-MQFP, 240-PQFP
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.544-2370 - KIT STARTER CYCLONE III EP3C25
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2076
EP3C25Q240C8NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C25Q240C8N
Manufacturer:
ALTERA
Quantity:
220
Part Number:
EP3C25Q240C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C25Q240C8N
Manufacturer:
WSI
Quantity:
780
Part Number:
EP3C25Q240C8N
Manufacturer:
ALTERA
0
Part Number:
EP3C25Q240C8N
Manufacturer:
ALTERA
Quantity:
100
Part Number:
EP3C25Q240C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP3C25Q240C8N
Quantity:
1 400
Part Number:
EP3C25Q240C8NES
Manufacturer:
ALTERA
0
Chapter 1: Cyclone III Device Data Sheet
Glossary
Table 1–39. Glossary (Part 3 of 5)
© January 2010 Altera Corporation
Letter
R
S
R
Receiver Input
Waveform
RSKM (Receiver
input skew
margin)
Single-ended
Voltage
referenced I/O
Standard
SW (Sampling
Window)
L
Term
Receiver differential input discrete resistor (external to Cyclone III devices).
Receiver Input Waveform for LVDS and LVPECL Differential Standards.
HIGH-SPEED I/O Block: The total margin left after accounting for the sampling window and TCCS.
RSKM = (TUI – SW – TCCS) / 2.
The JEDEC standard for SSTl and HSTL I/O standards defines both the AC and DC input signal
values. The AC values indicate the voltage levels at which the receiver must meet its timing
specifications. The DC values indicate the voltage levels at which the final logic state of the
receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver
changes to the new logic state. The new logic state is then maintained as long as the input stays
beyond the DC threshold. This approach is intended to provide predictable receiver timing in the
presence of input waveform ringing.
HIGH-SPEED I/O Block: The period of time during which the data must be valid to capture it
correctly. The setup and hold times determine the ideal strobe position in the sampling window.
Single-Ended Waveform
Differential Waveform (Mathematical Function of Positive & Negative Channel)
V
V
OH
OL
V
CM
V
ID
V
ID
Definitions
V
REF
Cyclone III Device Handbook, Volume 2
V
ID
Positive Channel (p) = V
Negative Channel (n) = V
Ground
0 V
p - n
V
V
IH(DC)
IL(DC)
V
V
IH ( AC )
IL(AC )
V
CCIO
V
IH
IL
SS
1–29

Related parts for EP3C25Q240C8N