EP2S15F672C5 Altera, EP2S15F672C5 Datasheet - Page 159

IC STRATIX II FPGA 15K 672-FBGA

EP2S15F672C5

Manufacturer Part Number
EP2S15F672C5
Description
IC STRATIX II FPGA 15K 672-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S15F672C5

Number Of Logic Elements/cells
15600
Number Of Labs/clbs
780
Total Ram Bits
419328
Number Of I /o
366
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
15600
# I/os (max)
366
Frequency (max)
609.76MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
15600
Ram Bits
419328
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
672
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1124

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S15F672C5
Manufacturer:
ALTERA
Quantity:
1 238
Part Number:
EP2S15F672C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S15F672C5
Manufacturer:
ALTERA
0
Part Number:
EP2S15F672C5
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S15F672C5
0
Part Number:
EP2S15F672C5N
Manufacturer:
EXAR
Quantity:
56
Part Number:
EP2S15F672C5N
Manufacturer:
ALTERA
Quantity:
390
Part Number:
EP2S15F672C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S15F672C5N
Manufacturer:
ALTERA
0
Altera Corporation
April 2011
4.
5.
The Quartus II software reports the timing with the conditions shown in
Table 5–34
circuit that is represented by the output timing of the Quartus II software.
Figure 5–4. Output Delay Timing Reporting Setup Modeled by Quartus II
Notes to
(1)
(2)
(3)
Figures 5–5
output enable timing.
Record the time to V
Compare the results of steps 2 and 4. The increase or decrease in
delay should be added to or subtracted from the I/O Standard
Output Adder delays to yield the actual worst-case propagation
delay (clock-to-output) of the PCB trace.
Output pin timing is reported at the output pin of the FPGA device. Additional
delays for loading and board trace delay need to be accounted for with IBIS model
simulations.
V
V
CCPD
CCINT
Output
Buffer
Figure
V
GND
CCIO
is 3.085 V unless otherwise specified.
is 1.12 V unless otherwise specified.
using the above equation.
and
5–4:
Output
5–6
V
show the measurement setup for output disable and
MEAS
MEAS
R
.
S
GND
V
TT
R
C
Stratix II Device Handbook, Volume 1
Figure 5–4
T
L
DC & Switching Characteristics
shows the model of the
Output
Output
p
n
R
D
5–23

Related parts for EP2S15F672C5