EP3C5E144I7N Altera, EP3C5E144I7N Datasheet - Page 21

IC CYCLONE III FPGA 5K 144 EQFP

EP3C5E144I7N

Manufacturer Part Number
EP3C5E144I7N
Description
IC CYCLONE III FPGA 5K 144 EQFP
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C5E144I7N

Number Of Logic Elements/cells
5136
Number Of Labs/clbs
321
Total Ram Bits
423936
Number Of I /o
94
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
144-EQFP
Family Name
Cyclone III
Number Of Logic Blocks/elements
5136
# I/os (max)
94
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
5136
Ram Bits
423936
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
EQFP
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C5E144I7N
Manufacturer:
Altera
Quantity:
135
Part Number:
EP3C5E144I7N
Manufacturer:
ALTERA32
Quantity:
345
Part Number:
EP3C5E144I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C5E144I7N
Manufacturer:
ALTERA
Quantity:
100
Part Number:
EP3C5E144I7N
Manufacturer:
ALTERA
0
Part Number:
EP3C5E144I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Chapter 1: Cyclone III Device Data Sheet
Switching Characteristics
© January 2010 Altera Corporation
Table 1–29. Cyclone III Devices True LVDS Transmitter Timing Specifications
Table 1–30. Cyclone III Devices Emulated LVDS Transmitter Timing Specifications
of 2)
f
clock frequency)
HSIODR
t
TCCS
Output jitter
(peak to peak)
t
Notes to
(1) True LVDS transmitter is only supported at the output pin of Row I/O (Banks 1, 2, 5, and 6).
(2) t
f
frequency)
HSIODR
t
HSC LK
DUTY
LOCK
HSC LK
DUTY
(2)
Symbol
Symbol
LOC K
(input clock
(input
Table
is the time required for the PLL to lock from the end of device configuration.
1–29:
Modes
Modes
×10
×10
×10
×10
×8
×7
×4
×2
×1
×8
×7
×4
×2
×1
×8
×7
×4
×2
×1
×8
×7
×4
×2
×1
Min
100
Min
100
10
10
10
10
10
10
80
70
40
20
10
45
10
10
10
10
10
10
80
70
40
20
10
45
C6
C6
402.5
402.5
Max
420
420
420
420
420
420
840
840
840
840
840
420
200
500
Max
320
320
320
320
320
640
640
640
640
640
55
55
1
Min
100
Min
100
10
10
10
10
10
10
80
70
40
20
10
45
10
10
10
10
10
10
80
70
40
20
10
45
C7, I7
C7, I7
402.5
402.5
402.5
402.5
Max
370
370
370
370
370
740
740
740
740
740
200
500
Max
320
320
320
320
320
640
640
640
640
640
55
55
1
Cyclone III Device Handbook, Volume 2
Min
100
Min
100
10
10
10
10
10
10
80
70
40
20
10
45
10
10
10
10
10
10
80
70
40
20
10
45
C8, A7
(Note 1)
C8, A7
(Note 1)
402.5
402.5
402.5
402.5
Max
320
320
320
320
320
640
640
640
640
640
200
550
Max
275
275
275
275
275
550
550
550
550
550
55
55
1
(Part 1
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
MHz
MHz
MHz
MHz
MHz
MHz
Unit
MHz
MHz
MHz
MHz
MHz
MHz
Unit
ms
%
ps
ps
%
1–21

Related parts for EP3C5E144I7N