EP3C16F256C8 Altera, EP3C16F256C8 Datasheet - Page 53

IC CYCLONE III FPGA 16K 256FBGA

EP3C16F256C8

Manufacturer Part Number
EP3C16F256C8
Description
IC CYCLONE III FPGA 16K 256FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C16F256C8

Number Of Logic Elements/cells
15408
Number Of Labs/clbs
963
Total Ram Bits
516096
Number Of I /o
168
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-FBGA
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200P0037 - BOARD DEV/EDUCATION ALTERA DE0544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-2461

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C16F256C8
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C16F256C8
Manufacturer:
ALTERA
0
Part Number:
EP3C16F256C8
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
816
Part Number:
EP3C16F256C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
540
Part Number:
EP3C16F256C8N
Manufacturer:
XILINX
0
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP3C16F256C8N
0
Verification
Figure 13. Specifying the Number of Processors
© November 2008 Altera Corporation
f
Preserving Performance
You can use the incremental compilation feature to preserve unchanged parts of your
design, thus preserving performance and allowing you to reach timing closure more
efficiently. For guidelines and references, refer to
Team-Based Design” on page
Reducing Compilation Time
You can speed up design iteration time by an average of 60% when making changes to
the design with the incremental compilation feature.
For guidelines and references, refer to the
Design” on page
The Quartus II software can run some algorithms in parallel to take advantage of
multiple processors and reduce compilation time when more than one processor is
available to compile the design. To set the number of processors available for a
Quartus II compilation, specify the Maximum processors allows for parallel
compilation on the Compilation Process Settings page of the Settings dialog box, as
in
parallel compilation.
Figure
13. The default value for the number of processors is 1, which disables
35.
35.
“Planning for Hierarchical and Team-Based
“Planning for Hierarchical and
Page 53

Related parts for EP3C16F256C8