EP3C16F256C8N Altera, EP3C16F256C8N Datasheet - Page 101

IC CYCLONE III FPGA 16K 256FBGA

EP3C16F256C8N

Manufacturer Part Number
EP3C16F256C8N
Description
IC CYCLONE III FPGA 16K 256FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C16F256C8N

Number Of Logic Elements/cells
15408
Number Of Labs/clbs
963
Total Ram Bits
516096
Number Of I /o
168
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
15408
# I/os (max)
168
Frequency (max)
402MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
15408
Ram Bits
516096
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200P0037 - BOARD DEV/EDUCATION ALTERA DE0544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2464

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
816
Part Number:
EP3C16F256C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
540
Part Number:
EP3C16F256C8N
Manufacturer:
XILINX
0
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
0
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP3C16F256C8N
0
Cyclone III Device Family I/O Elements
© December 2009
CIII51007-3.2
Altera Corporation
This chapter describes the I/O features offered in the Cyclone
(Cyclone III and Cyclone III LS devices).
The I/O capabilities of the Cyclone III device family are driven by the diversification
of I/O standards in many low-cost applications, and the significant increase in
required I/O performance. Altera’s objective is to create a device that accommodates
your key board design needs with ease and flexibility.
The I/O flexibility of the Cyclone III device family is increased from the previous
generation low-cost FPGAs by allowing all I/O standards to be selected on all I/O
banks. Improvements to on-chip termination (OCT) support and the addition of true
differential buffers have eliminated the need for external resistors in many
applications, such as display system interfaces. Altera’s Quartus
completes the solution with powerful pin planning features that allow you to plan
and optimize I/O system designs even before the design files are available.
This chapter contains the following sections:
Cyclone III device family I/O elements (IOEs) contain a bidirectional I/O buffer and
five registers for registering input, output, output-enable signals, and complete
embedded bidirectional single-data rate transfer. I/O pins support various
single-ended and differential I/O standards.
The IOE contains one input register, two output registers, and two output-enable
(OE) registers. The two output registers and two OE registers are used for DDR
applications. You can use input registers for fast setup times and output registers for
fast clock-to-output times. Additionally, you can use OE registers for fast
clock-to-output enable timing. You can use IOEs for input, output, or bidirectional
data paths.
“Cyclone III Device Family I/O Elements” on page 6–1
“I/O Element Features” on page 6–2
“OCT Support” on page 6–7
“I/O Standards” on page 6–11
“Termination Scheme for I/O Standards” on page 6–13
“I/O Banks” on page 6–16
“Pad Placement and DC Guidelines” on page 6–21
6. I/O Features in the Cyclone III
Cyclone III Device Handbook, Volume 1
®
III device family
Device Family
®
II software

Related parts for EP3C16F256C8N