EP1C4F400C7 Altera, EP1C4F400C7 Datasheet - Page 42

IC CYCLONE FPGA 4K LE 400-FBGA

EP1C4F400C7

Manufacturer Part Number
EP1C4F400C7
Description
IC CYCLONE FPGA 4K LE 400-FBGA
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C4F400C7

Number Of Logic Elements/cells
4000
Number Of Labs/clbs
400
Total Ram Bits
78336
Number Of I /o
301
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
400-FBGA
Family Name
Cyclone®
Number Of Logic Blocks/elements
4000
# I/os (max)
301
Frequency (max)
320.1MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
4000
Ram Bits
78336
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
400
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2079

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C4F400C7
Manufacturer:
TI
Quantity:
150
Part Number:
EP1C4F400C7
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1C4F400C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C4F400C7
Manufacturer:
ALTERA
0
Part Number:
EP1C4F400C7N
Manufacturer:
ALTERA
Quantity:
784
Part Number:
EP1C4F400C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C4F400C7N
Manufacturer:
ALTERA
0
Part Number:
EP1C4F400C7N
Manufacturer:
ALTERA
Quantity:
20 000
Cyclone Device Handbook, Volume 1
2–36
Preliminary
External Clock Inputs
Each PLL supports single-ended or differential inputs for source-
synchronous receivers or for general-purpose use. The dedicated clock
pins (CLK[3..0]) feed the PLL inputs. These dual-purpose pins can also
act as LVDS input pins. See
Table 2–8
pins.
For more information on LVDS I/O support, refer to
page
External Clock Outputs
Each PLL supports one differential or one single-ended output for
source-synchronous transmitters or for general-purpose external clocks.
If the PLL does not use these PLL_OUT pins, the pins are available for use
as general-purpose I/O pins. The PLL_OUT pins support all I/O
standards shown in
The external clock outputs do not have their own V
supplies. Therefore, to minimize jitter, do not place switching I/O pins
next to these output pins. The EP1C3 device in the 100-pin TQFP package
3.3-V LVTTL/LVCMOS
2.5-V LVTTL/LVCMOS
1.8-V LVTTL/LVCMOS
1.5-V LVCMOS
3.3-V PCI
LVDS
SSTL-2 class I
SSTL-2 class II
SSTL-3 class I
SSTL-3 class II
Differential SSTL-2
Table 2–8. PLL I/O Standards
2–54.
I/O Standard
shows the I/O standards supported by PLL input and output
Table
2–8.
Figure
2–25.
CLK Input
v
v
v
v
v
v
v
v
v
v
CC
“LVDS I/O Pins” on
and ground voltage
Altera Corporation
EXTCLK Output
v
v
v
v
v
v
v
v
v
v
v
May 2008

Related parts for EP1C4F400C7