EPF10K10QC208-4N Altera, EPF10K10QC208-4N Datasheet - Page 33

IC FLEX 10K FPGA 10K 208-PQFP

EPF10K10QC208-4N

Manufacturer Part Number
EPF10K10QC208-4N
Description
IC FLEX 10K FPGA 10K 208-PQFP
Manufacturer
Altera
Series
FLEX-10K®r
Datasheet

Specifications of EPF10K10QC208-4N

Number Of Logic Elements/cells
576
Number Of Labs/clbs
72
Total Ram Bits
6144
Number Of I /o
134
Number Of Gates
31000
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Family Name
FLEX 10K
Number Of Usable Gates
10000
Number Of Logic Blocks/elements
576
# I/os (max)
134
Frequency (max)
125MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
5V
Logic Cells
576
Ram Bits
6144
Device System Gates
31000
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
208
Package Type
PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2197

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K10QC208-4N
Manufacturer:
ALTERA20
Quantity:
144
Part Number:
EPF10K10QC208-4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K10QC208-4N
Manufacturer:
ALTERA
0
Altera Corporation
Signals on the peripheral control bus can also drive the four global signals,
referred to as GLOBAL0 through GLOBAL3 in
internally generated signal can drive the global signal, providing the same
low-skew, low-delay characteristics for an internally generated signal as
for a signal driven by an input. This feature is ideal for internally
generated clear or clock signals with high fan-out. When a global signal is
driven by internal logic, the dedicated input pin that drives that global
signal cannot be used. The dedicated input pin should be driven to a
known logic state (such as ground) and not be allowed to float.
When the chip-wide output enable pin is held low, it will tri-state all pins
on the device. This option can be set in the Global Project Device Options
menu. Additionally, the registers in the IOE can be reset by holding the
chip-wide reset pin low.
Row-to-IOE Connections
When an IOE is used as an input signal, it can drive two separate row
channels. The signal is accessible by all LEs within that row. When an IOE
is used as an output, the signal is driven by a multiplexer that selects a
signal from the row channels. Up to eight IOEs connect to each side of
each row channel. See
Figure 14. FLEX 10K Row-to-IOE Connections
The values for m and n are provided in Table 10.
Row FastTrack
Interconnect
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
n
Figure
Each IOE can drive up to two
row channels.
n
n
m
m
14.
Each IOE is driven by an
m-to-1 multiplexer.
Tables 8
IOE8
IOE1
and 9. The
33

Related parts for EPF10K10QC208-4N