EP1C12Q240I7 Altera, EP1C12Q240I7 Datasheet - Page 33

IC CYCLONE FPGA 12K LE 240-PQFP

EP1C12Q240I7

Manufacturer Part Number
EP1C12Q240I7
Description
IC CYCLONE FPGA 12K LE 240-PQFP
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C12Q240I7

Number Of Logic Elements/cells
12060
Number Of Labs/clbs
1206
Total Ram Bits
239616
Number Of I /o
173
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
240-MQFP, 240-PQFP
Family Name
Cyclone®
Number Of Logic Blocks/elements
12060
# I/os (max)
173
Frequency (max)
320.1MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
12060
Ram Bits
239616
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1082

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C12Q240I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C12Q240I7
Manufacturer:
ALTERA
Quantity:
20
Part Number:
EP1C12Q240I7
Manufacturer:
ALTERA
0
Part Number:
EP1C12Q240I7
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C12Q240I7
0
Part Number:
EP1C12Q240I7N
Manufacturer:
HITTITE
Quantity:
4 150
Part Number:
EP1C12Q240I7N
Manufacturer:
ALTERA32
Quantity:
216
Part Number:
EP1C12Q240I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C12Q240I7N
Manufacturer:
ALTERA
0
Part Number:
EP1C12Q240I7N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C12Q240I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Figure 2–19. Input/Output Clock Mode in Simple Dual-Port Mode
Notes to
(1)
(2)
Altera Corporation
May 2008
wraddress[ ]
address[ ]
byteena[ ]
outclken
outclock
inclken
inclock
All registers shown except the rden register have asynchronous clear ports.
Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both
read and write operations.
data[ ]
wren
rden
Figure
6 LAB Row
Clocks
6
2–19:
D
ENA
D
ENA
D
ENA
D
ENA
D
ENA
D
ENA
Q
Q
Q
Q
Q
Q
Generator
Pulse
Write
Data In
Read Address
Byte Enable
Write Address
Read Enable
Write Enable
Memory Block
Notes
Data Out
1,024 ´ 4
2,048 ´ 2
4,096 ´ 1
256 ´ 16
512 ´ 8
(1),
(2)
D
ENA
Q
Embedded Memory
Preliminary
To MultiTrack
Interconnect
2–27

Related parts for EP1C12Q240I7