EP1C12Q240I7 Altera, EP1C12Q240I7 Datasheet - Page 55

IC CYCLONE FPGA 12K LE 240-PQFP

EP1C12Q240I7

Manufacturer Part Number
EP1C12Q240I7
Description
IC CYCLONE FPGA 12K LE 240-PQFP
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C12Q240I7

Number Of Logic Elements/cells
12060
Number Of Labs/clbs
1206
Total Ram Bits
239616
Number Of I /o
173
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
240-MQFP, 240-PQFP
Family Name
Cyclone®
Number Of Logic Blocks/elements
12060
# I/os (max)
173
Frequency (max)
320.1MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
12060
Ram Bits
239616
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1082

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C12Q240I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C12Q240I7
Manufacturer:
ALTERA
Quantity:
20
Part Number:
EP1C12Q240I7
Manufacturer:
ALTERA
0
Part Number:
EP1C12Q240I7
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C12Q240I7
0
Part Number:
EP1C12Q240I7N
Manufacturer:
HITTITE
Quantity:
4 150
Part Number:
EP1C12Q240I7N
Manufacturer:
ALTERA32
Quantity:
216
Part Number:
EP1C12Q240I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C12Q240I7N
Manufacturer:
ALTERA
0
Part Number:
EP1C12Q240I7N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C12Q240I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Figure 2–34. DDR SDRAM and FCRAM Interfacing
Altera Corporation
May 2008
PLL
OE
Phase Shifted -90˚
Register
OE LE
Register
OE LE
GND
V
CC
Output LE
Output LE
Register
Register
Programmable Drive Strength
The output buffer for each Cyclone device I/O pin has a programmable
drive strength control for certain I/O standards. The LVTTL and
LVCMOS standards have several levels of drive strength that the designer
can control. SSTL-3 class I and II, and SSTL-2 class I and II support a
minimum setting, the lowest drive strength that guarantees the I
Programmable
Delay Chain
clk
DQS
Δ t
OE
Register
OE LE
Global Clock
Register
OE LE
DataA
DataB
Output LE
Output LE
Registers
Registers
-90˚ clk
DQ
Adjacent LAB LEs
Register
Register
LE
LE
Registers
Registers
Input LE
Input LE
I/O Structure
Preliminary
Adjacent
LAB LEs
Resynchronizing
Global Clock
OH
/I
2–49
OL

Related parts for EP1C12Q240I7