EP1S10F780C6 Altera, EP1S10F780C6 Datasheet - Page 26

IC STRATIX FPGA 10K LE 780-FBGA

EP1S10F780C6

Manufacturer Part Number
EP1S10F780C6
Description
IC STRATIX FPGA 10K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S10F780C6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
426
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1111

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F780C6
Manufacturer:
FC
Quantity:
34
Part Number:
EP1S10F780C6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F780C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F780C6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F780C6
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S10F780C6
Quantity:
10
Part Number:
EP1S10F780C6/7
Manufacturer:
ALTERA
0
Part Number:
EP1S10F780C6ES
Manufacturer:
ALTERA
Quantity:
38
Part Number:
EP1S10F780C6ES
Manufacturer:
ALTERA
Quantity:
44
Part Number:
EP1S10F780C6ES
Manufacturer:
ALTERA
0
Part Number:
EP1S10F780C6N
Manufacturer:
Altera
Quantity:
10 000
Logic Elements
2–12
Stratix Device Handbook, Volume 1
Figure 2–8
adder. One portion of the LUT generates the sum of two bits using the
input signals and the appropriate carry-in bit; the sum is routed to the
output of the LE. The register can be bypassed for simple adders or used
for accumulator functions. Another portion of the LUT generates carry-
out bits. An LAB-wide carry in bit selects which chain is used for the
addition of given inputs. The carry-in signal for each chain, carry-in0
or carry-in1, selects the carry-out to carry forward to the carry-in
signal of the next-higher-order bit. The final carry-out signal is routed to
an LE, where it is fed to local, row, or column interconnects.
The Quartus II Compiler automatically creates carry chain logic during
design processing, or you can create it manually during design entry.
Parameterized functions such as LPM functions automatically take
advantage of carry chains for the appropriate functions.
The Quartus II Compiler creates carry chains longer than 10 LEs by
linking LABs together automatically. For enhanced fitting, a long carry
chain runs vertically allowing fast horizontal connections to TriMatrix
memory and DSP blocks. A carry chain can continue as far as a full
column.
shows the carry-select circuitry in an LAB for a 10-bit full
Altera Corporation
July 2005

Related parts for EP1S10F780C6