EP3CLS70F484I7N Altera, EP3CLS70F484I7N Datasheet - Page 9

no-image

EP3CLS70F484I7N

Manufacturer Part Number
EP3CLS70F484I7N
Description
IC FPGA CYCIII LS 70K 484-FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3CLS70F484I7N

Number Of Logic Elements/cells
70208
Number Of Labs/clbs
4388
Total Ram Bits
3068928
Number Of I /o
278
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Family Name
Cyclone III LS
Number Of Logic Blocks/elements
70208
# I/os (max)
278
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
70208
Ram Bits
3068928
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3CLS70F484I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3CLS70F484I7N
Manufacturer:
ALTERA
0
Chapter 1: Cyclone III Device Data Sheet
Electrical Characteristics
© January 2010 Altera Corporation
Example 1–1
from 25°C at 3.0 V to 85°C at 3.15 V:
Example 1–1.
Because ΔR
Because ΔR
Pin Capacitance
Table 1–9
Table 1–9. Cyclone III Devices Pin Capacitance
C
C
C
C
C
C
C
Notes to
(1) When VREF pin is used as regular input or output, a reduced performance of toggle rate and t
(2) C
Symbol
IOTB
IOLR
LV DSLR
V REFLR
V REFTB
C LKTB
C LKLR
MF
MF
MF = 0.963 × 1.157 = 1.114
R
higher pin capacitance.
VREFTB
final
ΔR
ΔR
(1)
(1)
V
T
Table
= 15.72/100 + 1 = 1.157
= 1 / (3.83/100 + 1) = 0.963
= 50 × 1.114 = 55.71 Ω
V
T
= (3.15 – 3) × 1000 × –0.026 = –3.83
= (85 – 25) × 0.262 = 15.72
for EP3C25 is 30 pF.
lists the pin capacitance for Cyclone III devices.
V
T
Input capacitance on top/bottom I/O pins
Input capacitance on left/right I/O pins
Input capacitance on left/right I/O pins with dedicated
LVDS output
Input capacitance on left/right dual-purpose VREF pin
when used as V
Input capacitance on top/bottom dual-purpose VREF pin
when used as V
Input capacitance on top/bottom dedicated clock input
pins
Input capacitance on left/right dedicated clock input pins
is negative,
is positive,
1–9:
shows you the example to calculate the change of 50 Ω I/O impedance
REF
REF
or user I/O pin
or user I/O pin
Parameter
Cyclone III Device Handbook, Volume 2
Typical –
23
QFP
21
7
8
7
6
7
(2)
Typical –
C O
23
FBGA
is expected due to
21
6
5
7
6
5
(2)
Unit
pF
pF
pF
pF
pF
pF
pF
1–9

Related parts for EP3CLS70F484I7N