EP20K300EQC240-2 Altera, EP20K300EQC240-2 Datasheet - Page 25

IC APEX 20KE FPGA 300K 240-PQFP

EP20K300EQC240-2

Manufacturer Part Number
EP20K300EQC240-2
Description
IC APEX 20KE FPGA 300K 240-PQFP
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K300EQC240-2

Number Of Logic Elements/cells
11520
Number Of Labs/clbs
1152
Total Ram Bits
147456
Number Of I /o
152
Number Of Gates
728000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
240-MQFP, 240-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K300EQC240-2
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K300EQC240-2
Manufacturer:
ALTERA
0
Part Number:
EP20K300EQC240-2
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP20K300EQC240-2N
Manufacturer:
ALTERA
0
Part Number:
EP20K300EQC240-2X
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP20K300EQC240-2X
Manufacturer:
ALTERA
0
Part Number:
EP20K300EQC240-2X
Manufacturer:
ALTERA
Quantity:
170
Part Number:
EP20K300EQC240-2XN
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP20K300EQC240-2XN
Manufacturer:
NIPPON
Quantity:
5 510
Part Number:
EP20K300EQC240-2XN
Manufacturer:
ALTERA
0
Altera Corporation
Note to
(1)
Row I/O Pin
Column I/O
Pin
LE
ESB
Local
Interconnect
MegaLAB
Interconnect
Row
FastTrack
Interconnect
Column
FastTrack
Interconnect
FastRow
Interconnect
Table 9. APEX 20K Routing Scheme
Source
This connection is supported in APEX 20KE devices only.
Table
9:
I/O Pin
Row
v
Column
I/O Pin
v
Product-Term Logic
The product-term portion of the MultiCore architecture is implemented
with the ESB. The ESB can be configured to act as a block of macrocells on
an ESB-by-ESB basis. Each ESB is fed by 32 inputs from the adjacent local
interconnect; therefore, it can be driven by the MegaLAB interconnect or
the adjacent LAB. Also, nine ESB macrocells feed back into the ESB
through the local interconnect for higher performance. Dedicated clock
pins, global signals, and additional inputs from the local interconnect
drive the ESB control signals.
In product-term mode, each ESB contains 16 macrocells. Each macrocell
consists of two product terms and a programmable register.
shows the ESB in product-term mode.
v
LE
ESB
v
Interconnect
APEX 20K Programmable Logic Device Family Data Sheet
Local
(1)
v
v
v
v
v
Destination
Interconnect
MegaLAB
v
v
v
v
v
Interconnect
FastTrack
Row
v
v
v
v
Interconnect
FastTrack
Column
v
v
v
v
v
Figure 13
Interconnect
FastRow
(1)
v
25

Related parts for EP20K300EQC240-2