EP1SGX10DF672I6 Altera, EP1SGX10DF672I6 Datasheet - Page 80

IC STRATIX GX FPGA 10KLE 672FBGA

EP1SGX10DF672I6

Manufacturer Part Number
EP1SGX10DF672I6
Description
IC STRATIX GX FPGA 10KLE 672FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX10DF672I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
362
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
672-FBGA
Family Name
Stratix GX
Number Of Logic Blocks/elements
10570
# I/os (max)
362
Frequency (max)
5GHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
672
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX10DF672I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX10DF672I6
Manufacturer:
ALTERA
0
Part Number:
EP1SGX10DF672I6L
Manufacturer:
ALTERA
0
Part Number:
EP1SGX10DF672I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX10DF672I6N
Manufacturer:
XILINX
0
MultiTrack Interconnect
4–14
Stratix GX Device Handbook, Volume 1
Figure 4–9. LUT Chain & Register Chain Interconnects
The C4 interconnects span four LABs, M512, or M4K blocks up or down
from a source LAB. Every LAB has its own set of C4 interconnects to drive
either up or down.
from an LAB in a column. The C4 interconnects can drive and be driven
by all types of architecture blocks, including DSP blocks, TriMatrix
memory blocks, and vertical IOEs. For LAB interconnection, a primary
LAB or its LAB neighbor can drive a given C4 interconnect.
C4 interconnects can drive each other to extend their range as well as
drive row interconnects for column-to-column connections.
Interconnect
Adjacent LE
Routing to
LUT Chain
Local
Figure 4–10
Local Interconnect
Routing Among LEs
in the LAB
shows the C4 interconnect connections
LE 10
LE 1
LE 2
LE 3
LE 4
LE 5
LE 6
LE 7
LE 8
LE 9
Register Chain
Routing to Adjacent
LE's Register Input
Altera Corporation
February 2005

Related parts for EP1SGX10DF672I6