EP1S40F1508C6 Altera, EP1S40F1508C6 Datasheet - Page 63

IC STRATIX FPGA 40K LE 1508-FBGA

EP1S40F1508C6

Manufacturer Part Number
EP1S40F1508C6
Description
IC STRATIX FPGA 40K LE 1508-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S40F1508C6

Number Of Logic Elements/cells
41250
Number Of Labs/clbs
4125
Total Ram Bits
3423744
Number Of I /o
822
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1508-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1427
EP1S40SF1508C6

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S40F1508C6
Manufacturer:
ALTERA
Quantity:
44
Part Number:
EP1S40F1508C6
Manufacturer:
ALTERA
Quantity:
453
Part Number:
EP1S40F1508C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S40F1508C6
Manufacturer:
ALTERA
0
Part Number:
EP1S40F1508C6
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S40F1508C6ES
Manufacturer:
ALTERA
0
Part Number:
EP1S40F1508C6L
Manufacturer:
ALTERA
0
Part Number:
EP1S40F1508C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S40F1508C6N
Manufacturer:
ALTERA
Quantity:
80
Altera Corporation
July 2005
Read/Write Clock Mode
The memory blocks implement read/write clock mode for simple dual-
port memory. You can use up to two clocks in this mode. The write clock
controls the block’s data inputs, wraddress, and wren. The read clock
controls the data output, rdaddress, and rden. The memory blocks
support independent clock enables for each clock and asynchronous clear
signals for the read- and write-side registers.
memory block in read/write clock mode.
Stratix Device Handbook, Volume 1
Figure 2–27
Stratix Architecture
shows a
2–49

Related parts for EP1S40F1508C6