EP1S60F1508C7 Altera, EP1S60F1508C7 Datasheet - Page 166

IC STRATIX FPGA 60K LE 1508-FBGA

EP1S60F1508C7

Manufacturer Part Number
EP1S60F1508C7
Description
IC STRATIX FPGA 60K LE 1508-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S60F1508C7

Number Of Logic Elements/cells
57120
Number Of Labs/clbs
5712
Total Ram Bits
5215104
Number Of I /o
1022
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1508-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1436

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S60F1508C7
Manufacturer:
NS
Quantity:
1 393
Part Number:
EP1S60F1508C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S60F1508C7
Manufacturer:
ALTERA
0
Part Number:
EP1S60F1508C7
Manufacturer:
ALTERA
Quantity:
1
Part Number:
EP1S60F1508C7
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S60F1508C7N
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP1S60F1508C7N
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP1S60F1508C7N
Manufacturer:
ALTERA
Quantity:
100
Part Number:
EP1S60F1508C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S60F1508C7N
Manufacturer:
ALTERA
0
Part Number:
EP1S60F1508C7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Stratix Automated Single Event Upset (SEU) Detection
Stratix
Automated
Single Event
Upset (SEU)
Detection
3–12
Stratix Device Handbook, Volume 1
Local Update Mode
Local update mode is a simplified version of the remote update. This
feature is intended for simple systems that need to load a single
application configuration immediately upon power up without loading
the factory configuration first. Local update designs have only one
application configuration to load, so it does not require a factory
configuration to determine which application configuration to use.
Figure 3–4
Figure 3–4. Local Update Transition Diagram
Stratix devices offer on-chip circuitry for automated checking of single
event upset (SEU) detection. FPGA devices that operate at high elevations
or in close proximity to earth’s North or South Pole require periodic
checks to ensure continued data integrity. The error detection cyclic
redundancy check (CRC) feature controlled by the Device & Pin Options
dialog box in the Quartus II software uses a 32-bit CRC circuit to ensure
data reliability and is one of the best options for mitigating SEU.
nCONFIG
shows the transition diagram for local update mode.
Configuration
Error
or nCONFIG
Configuration
Configuration
Application
Power-Up
Factory
Configuration
Error
Altera Corporation
nCONFIG
July 2005

Related parts for EP1S60F1508C7