EP1SGX40GF1020C5 Altera, EP1SGX40GF1020C5 Datasheet - Page 133

no-image

EP1SGX40GF1020C5

Manufacturer Part Number
EP1SGX40GF1020C5
Description
IC STRATIX GX FPGA 40K 1020-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX40GF1020C5

Number Of Logic Elements/cells
41250
Number Of Labs/clbs
4125
Total Ram Bits
3423744
Number Of I /o
624
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX40GF1020C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX40GF1020C5
Manufacturer:
ALTERA
0
Part Number:
EP1SGX40GF1020C5ES
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1SGX40GF1020C5L
Manufacturer:
ALTERA
0
Part Number:
EP1SGX40GF1020C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX40GF1020C5N
Manufacturer:
ALTERA
0
Figure 4–40. DSP Block Interface to Interconnect
Altera Corporation
February 2005
C4 and C8
Interconnects
LAB
DSP Block to
LAB Row Interface
Block Interconnect Region
Direct Link Interconnect
from Adjacent LAB
10
A bus of 18 control signals feeds the entire DSP block. These signals
include clock[0..3] clocks, aclr[0..3] asynchronous clears,
ena[1..4] clock enables, signa, signb signed/unsigned control
signals, addnsub1 and addnsub3 addition and subtraction control
signals, and accum_sload[0..1] accumulator synchronous loads. The
Row Interface
18
3
Block
18 Inputs per Row
R4 and R8 Interconnects
10
9
Control
[17..0]
DSP Block
Row Structure
Stratix GX Device Handbook, Volume 1
[17..0]
18 Outputs per Row
Nine Direct Link Outputs
to Adjacent LABs
18
18
9
Stratix GX Architecture
Direct Link Interconnect
from Adjacent LAB
LAB
4–67

Related parts for EP1SGX40GF1020C5