XA3S1600E-4FGG400Q Xilinx Inc, XA3S1600E-4FGG400Q Datasheet - Page 31

IC FPGA SPARTAN-3E 1600K 400FBGA

XA3S1600E-4FGG400Q

Manufacturer Part Number
XA3S1600E-4FGG400Q
Description
IC FPGA SPARTAN-3E 1600K 400FBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3E XAr
Datasheet

Specifications of XA3S1600E-4FGG400Q

Number Of Logic Elements/cells
33192
Number Of Labs/clbs
3688
Total Ram Bits
663552
Number Of I /o
304
Number Of Gates
1600000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 125°C
Package / Case
400-BGA
Package
400FBGA
Family Name
XA Spartan™-3E
Device Logic Units
33192
Device System Gates
1600000
Maximum Internal Frequency
572 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
304
Ram Bits
663552
Re-programmability Support
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XA3S1600E-4FGG400Q
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XA3S1600E-4FGG400Q
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XA3S1600E-4FGG400Q
Manufacturer:
XILINX
0
Part Number:
XA3S1600E-4FGG400Q
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Master Serial and Slave Serial Mode Timing
Table 38: Timing for the Master Serial and Slave Serial Configuration Modes
DS635 (v2.0) September 9, 2009
Product Specification
Notes:
1.
2.
Clock-to-Output Times
T
Setup Times
T
Hold Times
T
Clock Timing
T
T
F
Symbol
CCO
DCC
CCD
CCH
CCL
CCSER
The numbers in this table are based on the operating conditions set forth in
For serial configuration with a daisy-chain of multiple FPGAs, the maximum limit is 25 MHz.
R
The time from the falling transition on the CCLK pin to data
appearing at the DOUT pin
The time from the setup of data at the DIN pin to the active edge of
the CCLK pin
The time from the active edge of the CCLK pin to the point when
data is last held at the DIN pin
High pulse width at the CCLK input pin
Low pulse width at the CCLK input pin
Frequency of the clock signal at
the CCLK input pin
Description
No bitstream compression
With bitstream compression
www.xilinx.com
Table
6.
Master
Master
Master
Slave/
Slave
Slave
Slave
Both
Both
Both
-4 Speed Grade
11.0
Min
1.5
0
0
0
See
See
See
See
Table 36
Table 37
Table 36
Table 37
66
Max
10.0
20
-
-
(2)
Units
MHz
MHz
ns
ns
ns
31

Related parts for XA3S1600E-4FGG400Q