XC4052XL-3BG560C Xilinx Inc, XC4052XL-3BG560C Datasheet - Page 12

no-image

XC4052XL-3BG560C

Manufacturer Part Number
XC4052XL-3BG560C
Description
IC FPGA C-TEMP 3.3V 3SPD 560MBGA
Manufacturer
Xilinx Inc
Series
XC4000E/Xr
Datasheet

Specifications of XC4052XL-3BG560C

Number Of Logic Elements/cells
4598
Number Of Labs/clbs
1936
Total Ram Bits
61952
Number Of I /o
352
Number Of Gates
52000
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
560-LBGA, Metal
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4052XL-3BG560C
Manufacturer:
XILINX
Quantity:
14 500
Part Number:
XC4052XL-3BG560C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4052XL-3BG560C
Manufacturer:
XILINX
0
XC4000E and XC4000X Series Field Programmable Gate Arrays
Figure 8
gle-port RAM.
The relationships between CLB pins and RAM inputs and
outputs for single-port level-sensitive mode are shown in
Table
Figure 9
figured as 16x2 and 32x1 level-sensitive, single-port RAM.
Initializing RAM at Configuration
Both RAM and ROM implementations of the XC4000
Series devices are initialized during configuration. The ini-
tial contents are defined via an INIT attribute or property
6-16
Figure 7: 16x1 Edge-Triggered Dual-Port RAM
Figure 8: Level-Sensitive RAM Write Timing
7.
and
shows the write timing for level-sensitive, sin-
G 1 • • • G 4
C 1 • • • C 4
F 1 • • • F 4
(CLOCK)
WRITE ENABLE
Figure 10
ADDRESS
K
DATA IN
4
show block diagrams of a CLB con-
WE
Product Obsolete or Under Obsolescence
4
4
D 1
T
AS
D 0
LATCH
ENABLE
LATCH
ENABLE
4
4
EC
attached to the RAM or ROM symbol, as described in the
schematic library guide. If not defined, all RAM contents
are initialized to all zeros, by default.
RAM initialization occurs only during configuration. The
RAM content is not affected by Global Set/Reset.
Table 7: Single-Port Level-Sensitive RAM Signals
D
A[3:0]
WE
O
DECODER
DECODER
T
WC
WRITE
WRITE
1 of 16
1 of 16
RAM Signal
T
WP
WRITE PULSE
WRITE PULSE
REQUIRED
16-LATCH
16-LATCH
T
ARRAY
ARRAY
DS
D0 or D1
F1-F4 or G1-G4
WE
F’ or G’
D
D
IN
IN
CLB Pin
ADDRESS
ADDRESS
READ
READ
T
AH
T
May 14, 1999 (Version 1.6)
MUX
MUX
DH
Data In
Address
Write Enable
Data Out
X6462
X6748
Function
G'
F'
R

Related parts for XC4052XL-3BG560C