MPC855TVR66D4 Freescale Semiconductor, MPC855TVR66D4 Datasheet - Page 4

IC MPU POWERQUICC 66MHZ 357-PBGA

MPC855TVR66D4

Manufacturer Part Number
MPC855TVR66D4
Description
IC MPU POWERQUICC 66MHZ 357-PBGA
Manufacturer
Freescale Semiconductor
Series
PowerQUICCr
Datasheets

Specifications of MPC855TVR66D4

Processor Type
MPC8xx PowerQUICC 32-Bit
Speed
66MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Processor Series
MPC8xx
Core
MPC8xx
Data Bus Width
32 bit
Maximum Clock Frequency
66 MHz
Operating Supply Voltage
2.5 V, 3.3 V
Maximum Operating Temperature
+ 95 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Core Size
32 Bit
Program Memory Size
8KB
Cpu Speed
66MHz
Digital Ic Case Style
BGA
No. Of Pins
357
Supply Voltage Range
3.135V To 3.465V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC855TVR66D4
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC855TVR66D4
Manufacturer:
FREESCAL
Quantity:
240
Part Number:
MPC855TVR66D4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
MPC855T Key Features
4
— Up to 32-bit data bus (dynamic bus sizing of 8, 16, and 32 bits provided through memory
— 32 address lines
System integration unit (SIU)
— Bus monitor
— Spurious interrupt monitor
— Software watchdog
— Periodic interrupt timer
— Low-power stop mode
— Clock synthesizer
— Decrementer
— Time base and RTC
— Reset controller
— IEEE 1149.1 test access port (JTAG)
— Memory controller (eight bank)
— General-purpose timers
fixed-point registers
– Embedded MPC8xx core performs branch folding and branch prediction with conditional
– 4-Kbyte data cache and 4-Kbyte instruction cache, each with an MMU
– Instruction and data caches are two-way, set associative, physical address, 4-word line
– MMUs with 32-entry, fully-associative instruction and data TLBs
– MMUs support multiple page sizes of 4 Kbytes, 16 Kbytes, 256 Kbytes, 512 Kbytes, and
– Advanced on-chip-emulation debug mode
controller)
– Contains complete dynamic random-access memory (DRAM) controller
– Each bank may be a chip select or RAS to support a DRAM bank
– Up to 15 wait states programmable per memory bank
– Glueless interface to DRAM single in-line memory modules (SIMMs), static
– DRAM controller programmable to support most size and speed memory interfaces
– Four CAS lines, four WE lines, one OE line
– Boot chip select available at reset (options for 8-, 16-, or 32-bit memory)
– Variable block sizes, 32 Kbytes to 256 Mbytes
– Selectable write protection
– On-chip bus arbitration logic
– Four 16-bit timers or two 32-bit timers
prefetch, but without conditional execution
burst, least recently used (LRU) replacement, lockable on cache line granularity
8 Kbytes; 16 virtual address spaces and 8 protection groups
random-access memory (SRAM), electrically programmable read-only memory
(EPROM), Flash EPROM, etc.
MPC855T Communications Controller Technical Summary
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
MOTOROLA

Related parts for MPC855TVR66D4