Z8018006VSC Zilog, Z8018006VSC Datasheet - Page 75

IC 6MHZ Z180 CMOS ENH MPU 68PLCC

Z8018006VSC

Manufacturer Part Number
Z8018006VSC
Description
IC 6MHZ Z180 CMOS ENH MPU 68PLCC
Manufacturer
Zilog
Datasheet

Specifications of Z8018006VSC

Processor Type
Z180
Features
8-Bit, Enhanced Z80 Megacell
Speed
6MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
68-LCC (J-Lead)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
269-3008

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8018006VSC
Manufacturer:
ZILOG
Quantity:
74
Part Number:
Z8018006VSC
Manufacturer:
ZILOG
Quantity:
5 510
Part Number:
Z8018006VSC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8018006VSC
Manufacturer:
MICREL
Quantity:
51
Part Number:
Z8018006VSC00TR
Manufacturer:
Zilog
Quantity:
10 000
TRAP Timing—3
Refresh Control Register
Refresh Control Register (RCA: I/O Address = 36h)
PS014004-1106
A
0
–A
18
MREQ
D
0
(A
rd
WR
RD
–D
M1
19
Op Code Undefined
φ
7
)
Mnemonic RCR (Address 36)
The RCR specifies the interval and length of refresh cycles, while enabling or disabling the
refresh function.
REFE: Refresh Enable (bit 7)—
REFE = 1
REFW: Refresh Wait (bit 6)—
duration.
refresh wait cycle (
T
3nd Opcode
Fetch Cycle
1
Figure 72. Refresh Control Register (RCA: I/O Address = 36h)
Undefined
T
Opcode
PC
2
REFE
REFW = 1
enables refresh cycle insertion.
T
3
Figure 71. TRAP Timing—3
T
REFW
1
READ Cycle
Memory
T
2
IX + d, IY + d
7
-
TRW
T
causes the refresh cycle to be three clocks in duration by adding a
TP
6
T
3
).
T
REFW
i
5
T
i
T
4
is set to
i
REFW = 0
T
REFE = 0
i
3
T
1
rd
REFE
1
Reserved
T
PC-1
during
SP-1
2
Opcode Undefined
2
causes the refresh cycle to be two clocks in
PC Stacking
T
disables the refresh controller, while
3
H
is set to
1
T
1
RESET
T
Cyc1
SP-2
2
PC-1
0
1
T
3
.
Cyc0
L
during
T
Fetch Cycle
1
Opcode
Restart
from 0000h
0000h
T
2
RESET
T
3
Microprocessor Unit
.
Architecture
Z80180
69

Related parts for Z8018006VSC