IDT79RC32V334-150BB IDT, Integrated Device Technology Inc, IDT79RC32V334-150BB Datasheet - Page 11

IC PROC 32BIT CORE 150MHZ 256BGA

IDT79RC32V334-150BB

Manufacturer Part Number
IDT79RC32V334-150BB
Description
IC PROC 32BIT CORE 150MHZ 256BGA
Manufacturer
IDT, Integrated Device Technology Inc
Series
Interprise™r
Datasheet

Specifications of IDT79RC32V334-150BB

Processor Type
RISC 32-Bit
Speed
150MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
256-BGA
Family Name
RC32300
Device Core
MIPS-II
Device Core Size
32b
Frequency (max)
150MHz
Instruction Set Architecture
MIPS-II
Supply Voltage 1 (typ)
3.3V
Operating Supply Voltage (max)
3.465V
Operating Supply Voltage (min)
3.135V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant
Other names
79RC32V334-150BB

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT79RC32V334-150BB
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT79RC32V334-150BB
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT79RC32V334-150BBG
Manufacturer:
TI
Quantity:
900
Part Number:
IDT79RC32V334-150BBG
Manufacturer:
IDT
Quantity:
846
Part Number:
IDT79RC32V334-150BBG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT79RC32V334-150BBGI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT79RC32V334-150BBI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Mode Bit Settings to Configure Controller on Reset
Debug Signals
debug_cpu_dma_n
debug_cpu_ack_n
debug_cpu_ads_n
debug_cpu_i_d_n
IDT 79RC32334—Rev. Y
The following table lists the mode bit settings to configure the controller on cold reset.
Name
ejtag_pcst[2:0]
debug_cpu_i_d_n
debug_cpu_ack_n
debug_cpu_ads_n
debug_cpu_dma_n
mem_addr[17]
Type
I/O
I/O
I/O
I/O
Pin
Status
Reset
State
Z
Z
Z
Z
Mode Bit
2:0 MSB (2)
Capability
Strength
Drive
Low
Low
Low
Low
3
4
5
6
7
Table 2 Boot-Mode Configuration Settings (Part 1 of 2)
Debug CPU versus DMA Negated
De-assertion high during debug_cpu_ads_n assertion or debug_cpu_ack_n assertion indicates transac-
tion was generated from the CPU.
Assertion low during debug_cpu_ads_n assertion or debug_cpu_ack_n assertion indicates transaction
was generated from DMA.
Alternate function: modebit[6].
Debug CPU Acknowledge Negated
Indicates either a data acknowledge to the CPU or DMA.
Alternate function: modebit[4].
Debug CPU Address/Data Strobe Negated
Assertion indicates that either a CPU or a DMA transaction is beginning and that the mem_data[31:4] bus
has the current block address.
Alternate function: modebit[5].
Debug CPU Instruction versus Data Negated
Assertion during debug_cpu_ads_n assertion or debug_cpu_ack_n assertion indicates transaction is a
CPU or DMA data transaction.
De-assertion during debug_cpu_ads_n assertion or debug_cpu_ack_n assertion indicates transaction is a
CPU instruction transaction.
Alternate function: modebit[3].
Clock Multiplier
MasterClock is multiplied internally to gener-
ate PClock
EndBit
Reserved
Reserved
TmrIntEn
Enables/Disables the timer interrupt on Int*[5]
Reserved for future use
Table 1 Pin Description (Part 7 of 7)
Description
11 of 30
Description
Value
0
1
2
3
4
5
6
7
0
1
0
0
0
1
1
Multiply by 2
Multiply by 3
Multiply by 4
Reserved
Reserved
Reserved
Reserved
Reserved
Little-endian ordering
Big-endian ordering
Enables timer interrupt
Disables timer interrupt
Mode Setting
August 31, 2004

Related parts for IDT79RC32V334-150BB