MC68HC000EI12 Freescale Semiconductor, MC68HC000EI12 Datasheet - Page 35

IC MPU 16BIT 10MHZ 68-PLCC

MC68HC000EI12

Manufacturer Part Number
MC68HC000EI12
Description
IC MPU 16BIT 10MHZ 68-PLCC
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68HC000EI12

Processor Type
M680x0 32-Bit
Speed
12MHz
Voltage
3.3V, 5V
Mounting Type
Surface Mount
Package / Case
68-PLCC
Family Name
M68000
Device Core
ColdFire
Device Core Size
16/32Bit
Frequency (max)
12MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
68
Package Type
PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC000EI12
Manufacturer:
FREESCALE
Quantity:
3 400
Part Number:
MC68HC000EI12
Manufacturer:
INTERSIL
Quantity:
1 980
Part Number:
MC68HC000EI12
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MC68HC000EI12
Quantity:
3 294
Company:
Part Number:
MC68HC000EI12
Quantity:
6 642
Part Number:
MC68HC000EI12R2
Manufacturer:
FREESCAL
Quantity:
8 831
Mode (MODE) (MC68HC001/68EC000)
3.6 SYSTEM CONTROL
The system control inputs are used to reset the processor, to halt the processor, and to
signal a bus error to the processor. The outputs reset the external devices in the system
and signal a processor error halt to those devices. The three system control signals are
described in the following paragraphs.
Bus Error (
Reset (
Halt (
MOTOROLA
This input signal indicates a problem in the current bus cycle. The problem may be the
following:
Either the processor retries the bus cycle or performs exception processing, as
determined by interaction between the bus error signal and the halt signal.
The external assertion of this bidirectional signal along with the assertion of HALT starts
a system initialization sequence by resetting the processor. The processor assertion of
RESET (from executing a RESET instruction) resets all external devices of a system
without affecting the internal state of the processor. To reset both the processor and the
external devices, the RESET and HALT input signals must be asserted at the same
time.
An input to this bidirectional signal causes the processor to stop bus activity at the
completion of the current bus cycle. This operation places all control signals in the
inactive state and places all three-state lines in the high-impedance state (refer to Table
3-4).
When the processor has stopped executing instructions (in the case of a double bus
fault condition, for example), the HALT line is driven by the processor to indicate the
condition to external devices.
The MODE input selects between the 8-bit and 16-bit operating modes. If this input is
grounded at reset, the processor will come out of reset in the 8-bit mode. If this input is
tied high or floating at reset, the processor will come out of reset in the 16-bit mode.
This input should be changed only at reset and must be stable two clocks after RESET
is negated. Changing this input during normal operation may produce unpredictable
results.
1. No response from a device.
2. No interrupt vector number returned.
3. An illegal access request rejected by a memory management unit.
4. Some other application-dependent error.
HALT
RESET
)
BERR
)
)
M68000 8-/16-/32-BIT MICROPROCESSORS USER'S MANUAL
3- 7

Related parts for MC68HC000EI12