CS8952-IQZ Cirrus Logic Inc, CS8952-IQZ Datasheet - Page 29

IC TXRX 100/10 PHY 100TQFP

CS8952-IQZ

Manufacturer Part Number
CS8952-IQZ
Description
IC TXRX 100/10 PHY 100TQFP
Manufacturer
Cirrus Logic Inc
Type
Transceiverr
Datasheet

Specifications of CS8952-IQZ

Package / Case
100-TQFP, 100-VQFP
Protocol
MII
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Transceivers
Number Of Transceivers
1
Standard Supported
100BASE-FX or 100BASE-TX or 10BASE-T
Data Rate
10 Mbps or 100 Mbps
Supply Voltage (max)
6 V
Supply Voltage (min)
- 0.3 V
Supply Current (max)
+/- 10 mA
Maximum Operating Temperature
+ 70 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1208

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS8952-IQZ
Manufacturer:
CIRRUS
Quantity:
560
Part Number:
CS8952-IQZ
Manufacturer:
CIRRUS
Quantity:
70
Part Number:
CS8952-IQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS8952-IQZ
Manufacturer:
CRYSTAL
Quantity:
20 000
Part Number:
CS8952-IQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
A read transaction is indicated by an Opcode of 10
and a write by 01.
The PHY Address is five bits, with the most signif-
icant bit sent first. If the PHY address included in
the frame is not 00000 or does not match the PHY-
AD field of the Self Status Register (address 19h),
the rest of the frame is ignored.
The register address is five bits, with the most sig-
nificant bit sent first, and indicates the CS8952 reg-
ister to be written to/read from.
The Turnaround time is a two bit time spacing be-
tween when the MAC drives the last register ad-
dress bit onto MDIO and the data field of a
management frame in order to avoid contention
during a read transaction. For a read transaction,
the MAC should tri-state the MDIO pin beginning
on the first bit time, and the CS8952 will begin
driving the MDIO signal to a logic ZERO during
the second bit time. During write transactions,
since the MDIO direction does not need to be re-
versed, the MAC will drive the MDIO to a logic
ONE for the first bit time and a logic ZERO for the
second.
The data field is always 16 bits in length, with the
most significant bit sent first.
5. CONFIGURATION
The CS8952 can be configured in a variety of ways.
All control and status information can be accessed
via the MII Serial Management Interface. Addi-
tionally, many configuration options can be set at
power-up or reset times via individual control lines.
Some configuration capabilities are available at
any time via individual control lines.
5.1
CrystalLAN™ 100BASE-X and 10BASE-T Transceiver
DS206F1
Configuration At Power-up/Reset
At power-up and reset time, the following pins are
used to configure the CS8952.
5.2
The following pins are for dedicated control signals
and can be used at any time to configure the
CS8952.
5.3
The CS8952 supports configuration by software
control through the use of 16-bit configuration and
status registers accessed via the MDIO/MDC pins
(MII Management Interface). The first seven regis-
ters are defined by the IEEE 802.3 specification.
Additional registers extend the register set to pro-
vide enhanced monitoring and control capabilities.
10BT_SER
AN[1:0]
BP4B5B
BPALIGN
BPSCR
ISODEF
LPSTRT
PHYAD[4:0]
REPEATER
MII_DRV
TCM
TXSLEW[1:0] Set 100BASE-TX transmitter output
Pin Name
Pin Name
PWRDN
RESET
LPBK
Time
Configuration Via Control Pins
Configuration via the MII
Select 10BASE-T serial mode
Select auto-negotiation mode
Bypass 4B5B coders
Bypass 4B5B coders and scramblers
Bypass scramblers, enter FX mode
Electrically isolate MII after reset
Start in low power mode
Set MII PHY address
Control definition of CRS pin, enable
carrier integrity monitor and SQE func-
tion
Set MII driver strength
Set TX_CLK mode
slew rate
Enter loopback mode
Enter power-down mode
Reset
Function
Function
CS8952
29

Related parts for CS8952-IQZ