PIC16F737-I/SO Microchip Technology Inc., PIC16F737-I/SO Datasheet - Page 174

no-image

PIC16F737-I/SO

Manufacturer Part Number
PIC16F737-I/SO
Description
MCU, 8-Bit, 4KW Flash, 368 RAM, 25 I/O, SOIC-28
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC16F737-I/SO

A/d Inputs
11-Channel, 10-Bit
Comparators
2
Cpu Speed
5 MIPS
Eeprom Memory
0 Bytes
Input Output
25
Interface
I2C/SPI/UART/USART
Memory Type
Flash
Number Of Bits
8
Package Type
28-pin SOIC
Programmable Memory
7K Bytes
Ram Size
368 Bytes
Speed
20 MHz
Timers
2-8-bit, 1-16-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16F737-I/SO
Manufacturer:
MICROCHIP
Quantity:
1 200
Part Number:
PIC16F737-I/SO
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
PIC16F7X7
15.2
The PIC16F7X7 differentiates between various kinds of
Reset:
• Power-on Reset (POR)
• MCLR Reset during normal operation
• MCLR Reset during Sleep
• WDT Reset during normal operation
• WDT Wake-up during Sleep
• Brown-out Reset (BOR)
FIGURE 15-1:
DS30498C-page 172
Note 1:
MCLR/V
CLKI pin
OSC1/
V
PP
Reset
DD
This is the 32 kHz INTRC oscillator. See Section 4.0 “Oscillator Configurations” for more information.
/RE3 pin
INTRC
OST/PWRT
Brown-out
V
Module
DD
(1)
Detect
Detect
WDT
SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT
Rise
OST
PWRT
10-bit Ripple Counter
WDT
Time-out
Reset
11-bit Ripple Counter
BORSEN
BOREN
Power-on Reset
External
Reset
Sleep
Some registers are not affected in any Reset condition.
Their status is unknown on POR and unchanged in any
other Reset. Most other registers are reset to a “Reset
state” on Power-on Reset (POR), on the MCLR and
WDT Reset, on MCLR Reset during Sleep and Brown-
out Reset (BOR). They are not affected by a WDT
wake-up which is viewed as the resumption of normal
operation. The TO and PD bits are set or cleared
differently in different Reset situations, as indicated in
Table 15-3. These bits are used in software to
determine the nature of the Reset. Upon a POR, BOR
or wake-up from Sleep, the CPU requires approxi-
mately 5-10 s to become ready for code execution.
This delay runs in parallel with any other timers. See
Table 15-4 for a full description of Reset states of all
registers.
A simplified block diagram of the On-Chip Reset Circuit
is shown in Figure 15-1.
Enable PWRT
Enable OST
 2004 Microchip Technology Inc.
S
R
Q
Chip_Reset

Related parts for PIC16F737-I/SO