MAX8523EEE Maxim Integrated Products, MAX8523EEE Datasheet - Page 5

no-image

MAX8523EEE

Manufacturer Part Number
MAX8523EEE
Description
MOSFET & Power Driver ICs Gate Driver
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX8523EEE

Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX8523EEE
Manufacturer:
MAXIM/美信
Quantity:
20 000
The MAX8523 dual-phase gate driver, along with the
MAX8524/MAX8525 multiphase controllers, provides
flexible 2- to 8-phase CPU core-voltage supplies. The
0.5Ω/0.95Ω driver resistance allows up to 30A output
current per phase.
Each MOSFET driver in the MAX8523 is capable of dri-
ving 3000pF capacitive loads with only 15ns propagation
delay and 11ns typical rise and fall times, allowing opera-
tions up to 1.2MHz per phase. Adaptive dead time con-
trols low-side MOSFET turn-on, and user-programmable
dead time controls high-side MOSFET turn-on. This maxi-
mizes converter efficiency, while allowing operation with a
variety of MOSFETs and PWM controller ICs. A UVLO cir-
cuit allows proper power-on sequencing. PWM_ signal
inputs are both TTL and CMOS compatible.
PIN
10
11
12
13
14
15
16
1
2
3
4
5
6
7
8
9
PGND1
PGND2
NAME
PWM1
PWM2
BST1
BST2
DH1
DLY
DH2
PV1
DL1
V
DL2
PV2
LX1
LX2
CC
_______________________________________________________________________________________
High-Speed, Dual-Phase Gate Driver for
Detailed Description
Boost Flying Capacitor Connection, Phase 1. Connect a 0.22µF or higher ceramic capacitor between
BST1 and LX1.
High-Side Gate-Driver Output, Phase 1
Switching Node (Inductor) Connection, Phase 1
Gate-Drive Supply for DL1. Bypass to PGND1 with a 2.2µF or higher capacitor. Connect PV1 and PV2
together.
Low-Side Gate-Driver Output, Phase 1
Power Ground for DL1. Connect PGND1 and PGND2 together. Internal analog ground is connected to
PGND1.
Supply Voltage. Bypass V
Connect a resistor from DLY to PGND1 to set dead time between DL_ falling and DH_ rising. Connect to
V
Phase 1 PWM Logic Input. DH1 is high when PWM1 is high; DL1 is high when PWM1 is low.
Phase 2 PWM Logic Input. DH2 is high when PWM2 is high; DL2 is high when PWM2 is low.
Power Ground for DL2
Low-Side Gate-Driver Output, Phase 2
Gate-Drive Supply for DL2. Bypass to PGND2 with a 2.2µF or higher capacitor. Connect PV1 and PV2
together.
Switching Node (Inductor) Connection, Phase 2
High-Side Gate-Driver Output, Phase 2
Boost Flying Capacitor Connection, Phase 2. Connect a 0.22µF or higher ceramic capacitor between
BST2 and LX2.
CC
for default 20ns delay.
Multiphase, Step-Down Converters
CC
to PGND1 with a 0.1µF (min) capacitor.
The high-side drivers (DH_) have typical 0.8Ω sourcing
resistance and 0.65Ω sinking resistance, resulting in 6A
peak sourcing current and 7A peak sinking current with
5V supply voltage. The low-side drivers (DL_) have typ-
ical 0.95Ω sourcing resistance and 0.5Ω sinking resis-
tance, yielding 5A peak sourcing current and 10A peak
sinking current. This reduces switching losses, making
the MAX8523 ideal for both high-frequency and high-
output-current applications.
Adaptive shoot-through protection is incorporated for
the switching transition after the high-side MOSFET is
turned off and before the low-side MOSFET is turned
on. The low-side driver is turned on only when the LX
voltage falls below 1.8V. Furthermore, the delay time
between the low-side MOSFET turn-off and high-side
MOSFET turn-on can be adjusted by selecting the
value of R2 (see the R
FUNCTION
MOSFET Gate Drivers (DH_, DL_)
DLY
Selection section).
Principle of Operation
Shoot-Through Protection
Pin Description
5

Related parts for MAX8523EEE