ispPAC-POWR6AT6-01SN32I Lattice, ispPAC-POWR6AT6-01SN32I Datasheet - Page 31

no-image

ispPAC-POWR6AT6-01SN32I

Manufacturer Part Number
ispPAC-POWR6AT6-01SN32I
Description
Supervisory Circuits Prec Prog Pwr Supply Seq Mon Trim IND
Manufacturer
Lattice
Series
ispPAC®r
Datasheet

Specifications of ispPAC-POWR6AT6-01SN32I

Number Of Voltages Monitored
6
Monitored Voltage
Adjustable
Undervoltage Threshold
Adjustable
Overvoltage Threshold
Adjustable
Manual Reset
Not Resettable
Watchdog
No Watchdog
Supply Voltage (max)
3.96 V
Supply Voltage (min)
2.8 V
Supply Current (typ)
10000 uA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
QFNS-32
Minimum Operating Temperature
- 40 C
Applications
Power Supply Controller/Monitor
Voltage - Input
-0.3 V ~ 5.9 V
Voltage - Supply
2.8 V ~ 3.96 V
Current - Supply
10mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISPPAC-POWR6AT6-01SN32I
Manufacturer:
LATTICE
Quantity:
560
Lattice Semiconductor
ispPAC-POWR6AT6 Data Sheet
RESET - This command resets the ispPAC-POWR6AT6 to a condition near that of the power-on reset state (refer to
2
reset command via JTAG or I
C section of this data sheet for more details and known exceptions).
ERASE_DONE_BIT - This instruction erases the ispPAC-POWR6A6 DONE bit.
CFG_VERIFY - This instruction is used to verify the contents of the selected configuration array column. This spe-
cific column is preselected by using CFG_ADDRESS instruction.
CFG_ERASE - This instruction will bulk erase the configuration array. The action occurs at the second rising edge
of TCK in Run-Test-Idle JTAG state. The device must already be in programming mode (PROGRAM_ENABLE
instruction).
CFG_ADDRESS - This instruction is used to set the address of the configuration array for subsequent program or
read operations.
CFG_DATA_SHIFT - This instruction is used to shift data into the configuration register prior to programming or
reading.
CFG_PROGRAM - This instruction programs the selected configuration array column. This specific column is pre-
selected by using CFG_ADDRESS instruction. The programming occurs at the second rising edge of the TCK in
Run-Test-Idle JTAG state. The device must already be in programming mode (PROGRAM_ENABLE instruction).
PROGRAM_DONE_BIT - This instruction programs the ispPAC-POWR6A6 DONE bit.
2
Note: Before any of the above programming instructions are executed, the respective E
CMOS bits need to be
erased using the corresponding erase instruction
3-31

Related parts for ispPAC-POWR6AT6-01SN32I