PCA9575PW2,118 NXP Semiconductors, PCA9575PW2,118 Datasheet - Page 21

IC I2C/SMBUS 16BIT GPIO 28-TSSOP

PCA9575PW2,118

Manufacturer Part Number
PCA9575PW2,118
Description
IC I2C/SMBUS 16BIT GPIO 28-TSSOP
Manufacturer
NXP Semiconductors
Series
-r
Datasheet

Specifications of PCA9575PW2,118

Interface
I²C, SMBus
Number Of I /o
16
Interrupt Output
Yes
Frequency - Clock
400kHz
Voltage - Supply
1.1 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
28-TSSOP
Includes
POR
Description/function
16-bit I2C-bus and SMBus
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Supply Voltage (max)
3.6 V
Supply Voltage (min)
1.1 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935286414118
NXP Semiconductors
PCA9575_3
Product data sheet
Fig 11. System configuration
SDA
SCL
TRANSMITTER/
RECEIVER
MASTER
8.3 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold
time must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 12. Acknowledgement on the I
RECEIVER
SLAVE
SCL from master
by transmitter
data output
by receiver
data output
Rev. 03 — 9 November 2009
TRANSMITTER/
16-bit I
RECEIVER
condition
START
SLAVE
S
2
C-bus and SMBus, level translating, low voltage GPIO
2
C-bus
TRANSMITTER
1
MASTER
2
TRANSMITTER/
RECEIVER
MASTER
acknowledgement
not acknowledge
SLAVE
clock pulse for
acknowledge
8
MULTIPLEXER
PCA9575
© NXP B.V. 2009. All rights reserved.
002aaa987
I
2
9
C-BUS
002aaa966
21 of 38

Related parts for PCA9575PW2,118