PCA9547PW,112 NXP Semiconductors, PCA9547PW,112 Datasheet - Page 10

no-image

PCA9547PW,112

Manufacturer Part Number
PCA9547PW,112
Description
IC MUX 8CH I2C BUS 24-TSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCA9547PW,112

Package / Case
24-TSSOP
Applications
Translating Multiplexer
Interface
I²C, SMBus
Voltage - Supply
2.3 V ~ 3.6 V, 4.5 V ~ 5.5 V
Mounting Type
Surface Mount
Product
Decoders, Encoders, Multiplexers & Demultiplexers
Logic Family
PCA
Number Of Lines (input / Output)
4.0 / 16.0
Propagation Delay Time
0.3 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.3 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Number Of Input Lines
4.0
Number Of Output Lines
16.0
Power Dissipation
400 mW
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-3381-5
935280789112
PCA9547PW
NXP Semiconductors
PCA9547_3
Product data sheet
Fig 10. System configuration
SDA
SCL
TRANSMITTER/
RECEIVER
MASTER
7.2 System configuration
7.3 Acknowledge
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold
times must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 11. Acknowledgement on the I
RECEIVER
SLAVE
SCL from master
by transmitter
data output
by receiver
data output
TRANSMITTER/
Rev. 03 — 10 July 2009
RECEIVER
condition
START
SLAVE
S
Figure
2
C-bus
TRANSMITTER
1
10).
MASTER
8-channel I
2
TRANSMITTER/
RECEIVER
MASTER
acknowledgement
not acknowledge
2
SLAVE
clock pulse for
acknowledge
C-bus multiplexer with reset
8
MULTIPLEXER
PCA9547
© NXP B.V. 2009. All rights reserved.
002aaa987
I
2
9
C-BUS
002aaa966
10 of 26

Related parts for PCA9547PW,112