IDT82V3002APV IDT, Integrated Device Technology Inc, IDT82V3002APV Datasheet - Page 8

no-image

IDT82V3002APV

Manufacturer Part Number
IDT82V3002APV
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT82V3002APV

Function
Wan PLL
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Package Type
SSOP
Pin Count
56
Mounting
Surface Mount
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT82V3002APV
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT82V3002APVG
Manufacturer:
IDT
Quantity:
22
Part Number:
IDT82V3002APVG
Manufacturer:
IDT
Quantity:
20 000
Table - 1 Pin Description (Continued)
PIN DESCRIPTION
HOLDOVER (CMOS) O
IDT82V3002A
FREERUN
NORMAL
MON_out
C1.5o
Name
C32o
C16o
F32o
F16o
TDO
RSP
C8o
C4o
C2o
C3o
C6o
TSP
F8o
F0o
TDI
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
(CMOS) O
Type
O
I
Number
Pin
52
46
51
25
24
23
20
17
16
15
14
40
39
36
33
41
42
29
32
7
Holdover Indicator.
This output goes to a logic high whenever the DPLL goes into Holdover Mode.
Normal Indicator.
This output goes to a logic high whenever the DPLL goes into Normal Mode.
Freerun Indicator.
This output goes to a logic high whenever the DPLL goes into Freerun Mode.
Monitor Reference Out Of Capture Range.
A logic high at this pin indicates that the reference is off the nominal frequency by more than ±12 ppm.
Clock 32.768 MHz.
This output is a 32.768 MHz clock used for ST-BUS operation.
Clock 16.384 MHz.
This output is a 16.384 MHz clock used for ST-BUS operation.
Clock 8.192 MHz.
This output is an 8.192 MHz clock used for ST-BUS operation.
Clock 4.096 MHz.
This output is a 4.096 MHz clock used for ST-BUS operation.
Clock 2.048 MHz.
This output is a 2.048 MHz clock used for ST-BUS operation.
Clock 3.088 MHz.
This output is a 3.088 MHz clock used for T1 applications.
Clock 1.544 MHz.
This output is a 1.544 MHz clock used for T1 applications.
Clock 6.312 MHz.
This output is a 6.312 MHz clock used for DS2 applications.
Frame Pulse ST-BUS 8.192 Mb/s.
This is an 8 kHz 31 ns active low framing pulse, which marks the beginning of an ST-BUS frame. This is typically used for
ST-BUS operation at 8.192 Mb/s.
Frame Pulse ST-BUS 8.192 Mb/s.
This is an 8 kHz 61 ns active low framing pulse, which marks the beginning of an ST-BUS frame. This is typically used for
ST-BUS operation at 8.192 Mb/s.
Frame Pulse.
This is an 8 kHz 122 ns active high framing pulse, which marks the beginning of a frame.
Frame Pulse ST-BUS 2.048 Mb/s.
This is an 8 kHz 244 ns active low framing pulse, which marks the beginning of an ST-BUS frame. This is typically used
for ST-BUS operation at 2.048 Mb/s and 4.096 Mb/s.
Receive Sync Pulse.
This is an 8 kHz 488 ns active high framing pulse, which marks the beginning of an ST-BUS frame. This is typically used
to connect to Siemens MUNICH-32 device.
Transmit Sync Pulse.
This is an 8 kHz 488 ns active high framing pulse, which marks the beginning of an ST-BUS frame. This is typically used
to connect to Siemens MUNICH-32 device.
Test Serial Data Out.
JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in high impedance state if JTAG scan is
not enabled.
Test Serial Data In.
JTAG serial test instructions and data are shifted in on this pin. This pin is internally pulled up to V
8
Description
WAN PLL WITH DUAL REFERENCE INPUT
DDD
October 15, 2008
.

Related parts for IDT82V3002APV