CY7C09569V-67AC Cypress Semiconductor Corp, CY7C09569V-67AC Datasheet - Page 11

CY7C09569V-67AC

Manufacturer Part Number
CY7C09569V-67AC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C09569V-67AC

Density
576Kb
Access Time (max)
20ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
40MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
14b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
2
Supply Current
340mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Word Size
36b
Number Of Words
16K
Lead Free Status / Rohs Status
Not Compliant
Switching Waveforms
Read Cycle for Flow-Through Output (FT/PIPE = V
Read Cycle for Pipelined Operation (FT/PIPE = V
Notes
Document Number: 38-06054 Rev. *D
12. OE is asynchronously controlled; all other inputs are synchronous to the rising clock edge.
13. ADS = V
14. The output is disabled (high-impedance state) by CE=V
15. Addresses do not have to be accessed sequentially since ADS = V
ADDRESS
ADDRESS
DATA
DATA
B
CLK
R/W
CLK
R/W
OUT
B
OUT
CE
0-3
OE
IL
OE
CE
0-3
, CNTEN = V
t
t
t
t
t
t
SC
SW
SA
SC
SW
SA
IL
and CNTRST = V
A
A
n
n
t
t
t
t
t
t
t
HC
HW
HA
t
CH2
HC
HW
HA
CH1
t
1 Latency
CKLZ
t
CD1
t
IH
t
CYC2
CYC1
.
t
t
CKLZ
SB
t
t
t
SB
CL2
CL1
IH
A
A
n+1
following the next rising edge of the clock.
n+1
t
Q
DC
t
HB
n
t
t
CD2
IL
HB
constantly loads the address on the rising edge of the CLK. Numbers are for reference only.
IH
IL
)
[12, 13, 14, 15]
)
[12, 13, 14, 15]
Q
A
A
n
n+2
n+2
Q
t
OHZ
n+1
t
DC
Q
t
t
t
SC
OE
SC
t
n+1
t
OLZ
OHZ
A
A
n+3
n+3
t
OLZ
Q
t
DC
n+2
t
t
HC
HC
t
CKHZ
t
OE
CY7C09569V
CY7C09579V
Q
Page 11 of 32
n+2
[+] Feedback

Related parts for CY7C09569V-67AC