CY7C4245V-15ASC Cypress Semiconductor Corp, CY7C4245V-15ASC Datasheet - Page 14

CY7C4245V-15ASC

Manufacturer Part Number
CY7C4245V-15ASC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C4245V-15ASC

Configuration
Dual
Density
64Kb
Access Time (max)
11ns
Word Size
18b
Organization
4Kx18
Sync/async
Synchronous
Expandable
Yes
Bus Direction
Uni-Directional
Package Type
TQFP
Clock Freq (max)
66.7MHz
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Supply Current
30mA
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
64
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C4245V-15ASC
Manufacturer:
CYPRESS
Quantity:
1 831
Part Number:
CY7C4245V-15ASC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-06029 Rev. *C
Switching Waveforms
Programmable Almost Empty Flag Timing
Programmable Almost Empty Flag Timing (applies only in SMODE (SMODE is LOW)
Notes:
20. PAE offset − n. Number of data words into FIFO already = n.
21. PAE offset − n.
22. t
23. If a read is performed on this rising edge of the read clock, there will be Empty + (n−1) words in the FIFO when PAE goes LOW.
WCLK and the rising RCLK is less than t
SKEW3
PAE
WEN
WCLK
WCLK
RCLK
RCLK
WEN
REN
REN
PAE
is the minimum time between a rising WCLK and a rising RCLK edge for PAE to change state during that clock cycle. If the time between the edge of
[20]
t
CLKH
(continued)
t
SKEW3
SKEW3
t
CLKH
t
, then PAE may not change state until the next RCLK.
ENS
[22]
t
ENH
t
CLKL
Note 21
t
ENS
t
ENH
t
t
PAEsynch
CLKL
t
PAE
t
t
ENS
ENS
n+1 WORDS
N + 1 WORDS
CY7C4225V/4205V/4215V
CY7C4425V/4235V/4245V
IN FIFO
INFIFO
t
ENS
t
PAE
t
ENH
n WORDS IN FIFO
Note 23
Page 14 of 20
t
PAEsynch

Related parts for CY7C4245V-15ASC