PPC440GX-3RF800C Applied Micro Circuits Corporation, PPC440GX-3RF800C Datasheet - Page 84

no-image

PPC440GX-3RF800C

Manufacturer Part Number
PPC440GX-3RF800C
Description
Manufacturer
Applied Micro Circuits Corporation
Datasheet

Specifications of PPC440GX-3RF800C

Family Name
440GX
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
800MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.55/2.6V
Operating Supply Voltage (max)
1.6/2.7V
Operating Supply Voltage (min)
1.5/2.5V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
552
Package Type
CBGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PPC440GX-3RF800C
Manufacturer:
AMCC
Quantity:
32
Part Number:
PPC440GX-3RF800C
Manufacturer:
AMCC
Quantity:
885
440GX – Power PC 440GX Embedded Processor
84
DDR SDRAM Read Operation
The following examples of timing for DDR SDRAM read operations are based on the relationship between the
incoming data and the PLB clock signal. Since the PLB clock cannot be directly observed, the delay of
MemClkOut(0) relative to the PLB clock (T
The internal Read Clock signal, like MemClkOut0, is derived from the PLB clock and can be delayed relative to the
PLB clock by programming the RDCT and RDCD fields in the SDRAM0_TR1 register. The delay can be
programmed from 0 to 1/2 cycle in steps using RDCT. Setting RDCD results in a 1/2 cycle delay plus the value set
in RDCT. The delay of Read Clock relative to the PLB clock (T
Clock delay is set to zero.
I/O Timing—DDR SDRAM T
Notes:
1. T
2. The time values in the table include 1/4 of a cycle at the indicated clock speed.
3. To obtain adjusted T
and add 1/4 of the cycle time for the lower clock frequency (e.g., T
Clock Speed (MHz)
SD
and T
166
166
166
166
166
166
166
166
166
200
200
200
200
200
200
200
200
200
HD
are measured under worst case conditions.
SD
MemData00:07, DM0
MemData08:15, DM1
MemData16:23, DM2
MemData24:31, DM3
MemData32:39, DM4
MemData40:47, DM5
MemData48:55, DM6
MemData56:63, DM7
ECC0:7, DM8
MemData00:07, DM0
MemData08:15, DM1
MemData16:23, DM2
MemData24:31, DM3
MemData32:39, DM4
MemData40:47, DM5
MemData48:55, DM6
MemData56:63, DM7
ECC0:7, DM8
and T
Signal Names
HD
values for lower clock frequencies, subtract 1.5 ns from the values at 166MHz in the table
SD
and T
MD
) is provided.
Reference Signal
HD
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
DQS0
DQS1
DQS2
DQS3
DQS4
DQS5
DQS6
DQS7
DQS8
RD
SD
) shown below assumes the programmable Read
- 1.5 + 0.25T
T
SD
1.240
1.236
1.223
1.221
1.238
1.286
1.234
1.257
1.237
0.916
1.018
1.017
0.951
1.030
1.014
0.994
0.994
1.000
Revision 1.19 – December 19, 2008
CYC
(ns)
).
Data Sheet
T
HD
1.224
1.188
1.224
1.185
1.230
1.175
1.214
1.154
1.243
0.542
0.522
0.527
0.532
0.533
0.536
0.534
0.546
0.532
(ns)
AMCC

Related parts for PPC440GX-3RF800C