S29AL016D90TFI02 Spansion Inc., S29AL016D90TFI02 Datasheet - Page 27

no-image

S29AL016D90TFI02

Manufacturer Part Number
S29AL016D90TFI02
Description
Manufacturer
Spansion Inc.
Datasheet

Specifications of S29AL016D90TFI02

Cell Type
NOR
Density
16Mb
Access Time (max)
90ns
Interface Type
Parallel
Boot Type
Bottom
Address Bus
21/20Bit
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
TSOP
Program/erase Volt (typ)
2.7 to 3.6V
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8/16Bit
Number Of Words
2M/1M
Supply Current
35mA
Mounting
Surface Mount
Pin Count
48
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S29AL016D90TFI02
Manufacturer:
SPANSION
Quantity:
23
Part Number:
S29AL016D90TFI020
Manufacturer:
TDK
Quantity:
12 000
Part Number:
S29AL016D90TFI020
Manufacturer:
SPANSION
Quantity:
1 000
Part Number:
S29AL016D90TFI020
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
S29AL016D90TFI020H
Manufacturer:
SPANSION
Quantity:
1 000
Part Number:
S29AL016D90TFI020H
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
S29AL016D90TFI023
Manufacturer:
SPANSION
Quantity:
7 137
9.6
February 27, 2009 S29AL016D_00_A8
Chip Erase Command Sequence
Note
See
Chip erase is a six bus cycle operation. The chip erase command sequence is initiated by writing two unlock
cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase
command, which in turn invokes the Embedded Erase algorithm. The device does not require the system to
preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire
memory for an all zero data pattern prior to electrical erase. The system is not required to provide any
controls or timings during these operations.
for the chip erase command sequence.
Any commands written to the chip during the Embedded Erase algorithm are ignored. Note that a hardware
reset during the chip erase operation immediately terminates the operation. The Chip Erase command
sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity.
The system can determine the status of the erase operation by using DQ7, DQ6, DQ2, or RY/BY#. See
Operation Status on page 31
complete, the device returns to reading array data and addresses are no longer latched.
Figure 9.2 on page 29
on page 43
Table 10.1 on page 30
for parameters, and
for program command sequence.
illustrates the algorithm for the erase operation. See
D a t a
for information on these status bits. When the Embedded Erase algorithm is
Increment Address
Figure 17.6 on page 44
S h e e t
Figure 9.1 Program Operation
S29AL016D
in progress
Embedded
Table 10.1 on page 30
algorithm
Program
No
for timing diagrams.
Command Sequence
Write Program
Last Address?
Programming
from System
Verify Data?
Completed
Data Poll
START
Yes
Yes
shows the address and data requirements
Erase/Program Operations
No
Write
27

Related parts for S29AL016D90TFI02